SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
93.34 | 93.34 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut.top_earlgrey.u_rv_core_ibex.u_core | 95.66 | 95.66 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
95.66 | 95.66 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
95.66 | 95.66 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
89.83 | 96.47 | 89.29 | 99.75 | 100.00 | 63.64 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 42 | 32 | 76.19 |
Total Bits | 826 | 771 | 93.34 |
Total Bits 0->1 | 413 | 386 | 93.46 |
Total Bits 1->0 | 413 | 385 | 93.22 |
Ports | 42 | 32 | 76.19 |
Port Bits | 826 | 771 | 93.34 |
Port Bits 0->1 | 413 | 386 | 93.46 |
Port Bits 1->0 | 413 | 385 | 93.22 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
rst_ni | Yes | Yes | T5,T18,T16 | Yes | T4,T5,T6 | INPUT |
test_en_i | No | No | No | INPUT | ||
ram_cfg_i.rf_cfg.cfg[3:0] | No | No | No | INPUT | ||
ram_cfg_i.rf_cfg.cfg_en | No | No | No | INPUT | ||
ram_cfg_i.rf_cfg.test | No | No | No | INPUT | ||
ram_cfg_i.ram_cfg.cfg[3:0] | No | No | No | INPUT | ||
ram_cfg_i.ram_cfg.cfg_en | No | No | No | INPUT | ||
ram_cfg_i.ram_cfg.test | No | No | No | INPUT | ||
hart_id_i[31:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
boot_addr_i[31:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
instr_req_o | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
instr_gnt_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
instr_rvalid_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
instr_addr_o[1:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
instr_addr_o[16:2] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | OUTPUT |
instr_addr_o[18:17] | No | No | No | OUTPUT | ||
instr_addr_o[19] | No | No | Yes | T389,T390,T391 | OUTPUT | |
instr_addr_o[27:20] | No | No | No | OUTPUT | ||
instr_addr_o[29:28] | Yes | Yes | *T220,*T109,*T165 | Yes | T220,T109,T165 | OUTPUT |
instr_addr_o[31:30] | No | No | No | OUTPUT | ||
instr_rdata_i[31:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
instr_rdata_intg_i[6:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
instr_err_i | Yes | Yes | T61,T62,T218 | Yes | T61,T62,T218 | INPUT |
data_req_o | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
data_gnt_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
data_rvalid_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
data_we_o | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
data_be_o[3:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
data_addr_o[1:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
data_addr_o[31:2] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
data_wdata_o[31:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
data_wdata_intg_o[6:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
data_rdata_i[31:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
data_rdata_intg_i[6:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
data_err_i | Yes | Yes | T16,T61,T62 | Yes | T16,T61,T62 | INPUT |
irq_software_i | Yes | Yes | T88,T231,T32 | Yes | T88,T231,T32 | INPUT |
irq_timer_i | Yes | Yes | T232,T233,T103 | Yes | T232,T233,T103 | INPUT |
irq_external_i | Yes | Yes | T16,T17,T61 | Yes | T16,T17,T61 | INPUT |
irq_fast_i[14:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
irq_nm_i | Yes | Yes | T16,T61,T313 | Yes | T16,T61,T313 | INPUT |
scramble_key_valid_i | Yes | Yes | T176,T177,T178 | Yes | T176,T177,T178 | INPUT |
scramble_key_i[127:0] | Yes | Yes | T4,T5,T6 | Yes | T5,T18,T16 | INPUT |
scramble_nonce_i[63:0] | Yes | Yes | T5,T18,T16 | Yes | T5,T6,T60 | INPUT |
scramble_req_o | Yes | Yes | T174,T175,T176 | Yes | T174,T175,T176 | OUTPUT |
debug_req_i | Yes | Yes | T236,T237,T238 | Yes | T236,T237,T238 | INPUT |
crash_dump_o.exception_addr[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
crash_dump_o.exception_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
crash_dump_o.last_data_addr[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
crash_dump_o.next_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
crash_dump_o.current_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
double_fault_seen_o | Yes | Yes | T107,T221,T222 | Yes | T107,T221,T222 | OUTPUT |
fetch_enable_i[3:0] | Yes | Yes | T5,T18,T16 | Yes | T4,T5,T6 | INPUT |
alert_minor_o | No | No | No | OUTPUT | ||
alert_major_internal_o | No | No | No | OUTPUT | ||
alert_major_bus_o | Yes | Yes | T219,T220,T109 | Yes | T219,T220,T109 | OUTPUT |
core_sleep_o | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
scan_rst_ni | Unreachable | Unreachable | Unreachable | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 38 | 32 | 84.21 |
Total Bits | 806 | 771 | 95.66 |
Total Bits 0->1 | 403 | 386 | 95.78 |
Total Bits 1->0 | 403 | 385 | 95.53 |
Ports | 38 | 32 | 84.21 |
Port Bits | 806 | 771 | 95.66 |
Port Bits 0->1 | 403 | 386 | 95.78 |
Port Bits 1->0 | 403 | 385 | 95.53 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT | |
rst_ni | Yes | Yes | T5,T18,T16 | Yes | T4,T5,T6 | INPUT | |
test_en_i | No | No | No | INPUT | |||
ram_cfg_i.rf_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
ram_cfg_i.rf_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
ram_cfg_i.rf_cfg.test | No | No | No | INPUT | |||
ram_cfg_i.ram_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
ram_cfg_i.ram_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
ram_cfg_i.ram_cfg.test | No | No | No | INPUT | |||
hart_id_i[31:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
boot_addr_i[31:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
instr_req_o | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT | |
instr_gnt_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT | |
instr_rvalid_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT | |
instr_addr_o[1:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
instr_addr_o[16:2] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | OUTPUT | |
instr_addr_o[18:17] | No | No | No | OUTPUT | |||
instr_addr_o[19] | No | No | Yes | T389,T390,T391 | OUTPUT | ||
instr_addr_o[27:20] | No | No | No | OUTPUT | |||
instr_addr_o[29:28] | Yes | Yes | *T220,*T109,*T165 | Yes | T220,T109,T165 | OUTPUT | |
instr_addr_o[31:30] | No | No | No | OUTPUT | |||
instr_rdata_i[31:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT | |
instr_rdata_intg_i[6:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT | |
instr_err_i | Yes | Yes | T61,T62,T218 | Yes | T61,T62,T218 | INPUT | |
data_req_o | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT | |
data_gnt_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT | |
data_rvalid_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT | |
data_we_o | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT | |
data_be_o[3:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT | |
data_addr_o[1:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
data_addr_o[31:2] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT | |
data_wdata_o[31:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT | |
data_wdata_intg_o[6:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT | |
data_rdata_i[31:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT | |
data_rdata_intg_i[6:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT | |
data_err_i | Yes | Yes | T16,T61,T62 | Yes | T16,T61,T62 | INPUT | |
irq_software_i | Yes | Yes | T88,T231,T32 | Yes | T88,T231,T32 | INPUT | |
irq_timer_i | Yes | Yes | T232,T233,T103 | Yes | T232,T233,T103 | INPUT | |
irq_external_i | Yes | Yes | T16,T17,T61 | Yes | T16,T17,T61 | INPUT | |
irq_fast_i[14:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
irq_nm_i | Yes | Yes | T16,T61,T313 | Yes | T16,T61,T313 | INPUT | |
scramble_key_valid_i | Yes | Yes | T176,T177,T178 | Yes | T176,T177,T178 | INPUT | |
scramble_key_i[127:0] | Yes | Yes | T4,T5,T6 | Yes | T5,T18,T16 | INPUT | |
scramble_nonce_i[63:0] | Yes | Yes | T5,T18,T16 | Yes | T5,T6,T60 | INPUT | |
scramble_req_o | Yes | Yes | T174,T175,T176 | Yes | T174,T175,T176 | OUTPUT | |
debug_req_i | Yes | Yes | T236,T237,T238 | Yes | T236,T237,T238 | INPUT | |
crash_dump_o.exception_addr[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
crash_dump_o.exception_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
crash_dump_o.last_data_addr[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
crash_dump_o.next_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
crash_dump_o.current_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
double_fault_seen_o | Yes | Yes | T107,T221,T222 | Yes | T107,T221,T222 | OUTPUT | |
fetch_enable_i[3:0] | Yes | Yes | T5,T18,T16 | Yes | T4,T5,T6 | INPUT | |
alert_minor_o | No | No | No | OUTPUT | |||
alert_major_internal_o | No | No | No | OUTPUT | |||
alert_major_bus_o | Yes | Yes | T219,T220,T109 | Yes | T219,T220,T109 | OUTPUT | |
core_sleep_o | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT | |
scan_rst_ni | Unreachable | Unreachable | Unreachable | INPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |