Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T3,T9 |
| 1 | 0 | Covered | T2,T3,T9 |
| 1 | 1 | Covered | T3,T9,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T3,T9 |
| 1 | 0 | Covered | T3,T9,T13 |
| 1 | 1 | Covered | T2,T3,T9 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9543 |
0 |
0 |
| T1 |
89981 |
0 |
0 |
0 |
| T2 |
3848680 |
4 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T7 |
36694 |
0 |
0 |
0 |
| T9 |
0 |
3 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T33 |
490454 |
0 |
0 |
0 |
| T58 |
0 |
5 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
83935 |
0 |
0 |
0 |
| T103 |
102259 |
0 |
0 |
0 |
| T104 |
184133 |
0 |
0 |
0 |
| T105 |
550946 |
0 |
0 |
0 |
| T106 |
132242 |
0 |
0 |
0 |
| T107 |
129309 |
0 |
0 |
0 |
| T108 |
124632 |
0 |
0 |
0 |
| T109 |
70915 |
0 |
0 |
0 |
| T117 |
4431951 |
0 |
0 |
0 |
| T145 |
0 |
3 |
0 |
0 |
| T146 |
0 |
6 |
0 |
0 |
| T147 |
0 |
6 |
0 |
0 |
| T150 |
473450 |
0 |
0 |
0 |
| T156 |
77819 |
0 |
0 |
0 |
| T217 |
1863195 |
0 |
0 |
0 |
| T288 |
2784523 |
0 |
0 |
0 |
| T340 |
397126 |
0 |
0 |
0 |
| T345 |
221945 |
0 |
0 |
0 |
| T370 |
0 |
4 |
0 |
0 |
| T373 |
0 |
7 |
0 |
0 |
| T374 |
0 |
3 |
0 |
0 |
| T375 |
0 |
3 |
0 |
0 |
| T414 |
0 |
4 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
| T416 |
0 |
1 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
400188 |
0 |
0 |
0 |
| T419 |
480675 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9553 |
0 |
0 |
| T1 |
46450 |
0 |
0 |
0 |
| T2 |
4320687 |
4 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T7 |
553 |
0 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T11 |
0 |
3 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T33 |
252337 |
0 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
43295 |
0 |
0 |
0 |
| T103 |
52058 |
0 |
0 |
0 |
| T104 |
93622 |
0 |
0 |
0 |
| T105 |
279328 |
0 |
0 |
0 |
| T106 |
67360 |
0 |
0 |
0 |
| T107 |
66048 |
0 |
0 |
0 |
| T108 |
124632 |
0 |
0 |
0 |
| T109 |
70915 |
0 |
0 |
0 |
| T117 |
4975832 |
0 |
0 |
0 |
| T145 |
0 |
3 |
0 |
0 |
| T146 |
0 |
6 |
0 |
0 |
| T147 |
0 |
6 |
0 |
0 |
| T150 |
531114 |
0 |
0 |
0 |
| T156 |
86894 |
0 |
0 |
0 |
| T217 |
2086823 |
0 |
0 |
0 |
| T288 |
3125816 |
0 |
0 |
0 |
| T340 |
445428 |
0 |
0 |
0 |
| T345 |
248802 |
0 |
0 |
0 |
| T370 |
0 |
4 |
0 |
0 |
| T373 |
0 |
7 |
0 |
0 |
| T374 |
0 |
3 |
0 |
0 |
| T375 |
0 |
3 |
0 |
0 |
| T414 |
0 |
4 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
| T416 |
0 |
1 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
447109 |
0 |
0 |
0 |
| T419 |
538883 |
0 |
0 |
0 |