Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T21,T25 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T24,T21 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T21,T25 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
16083 |
15611 |
0 |
0 |
selKnown1 |
131470 |
130121 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16083 |
15611 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T19 |
3 |
2 |
0 |
0 |
T20 |
3 |
2 |
0 |
0 |
T24 |
19 |
18 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T39 |
20 |
18 |
0 |
0 |
T40 |
15 |
13 |
0 |
0 |
T41 |
22 |
20 |
0 |
0 |
T55 |
4 |
3 |
0 |
0 |
T66 |
4 |
3 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T75 |
0 |
2 |
0 |
0 |
T121 |
1 |
0 |
0 |
0 |
T169 |
3 |
2 |
0 |
0 |
T170 |
3 |
2 |
0 |
0 |
T182 |
4 |
21 |
0 |
0 |
T183 |
2 |
1 |
0 |
0 |
T184 |
9 |
8 |
0 |
0 |
T185 |
9 |
8 |
0 |
0 |
T186 |
6 |
5 |
0 |
0 |
T187 |
9 |
8 |
0 |
0 |
T188 |
3 |
2 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131470 |
130121 |
0 |
0 |
T16 |
2 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
2 |
1 |
0 |
0 |
T19 |
3 |
2 |
0 |
0 |
T20 |
5 |
4 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T39 |
40 |
38 |
0 |
0 |
T40 |
38 |
36 |
0 |
0 |
T41 |
31 |
29 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T43 |
545 |
544 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T182 |
37 |
35 |
0 |
0 |
T183 |
21 |
19 |
0 |
0 |
T184 |
17 |
15 |
0 |
0 |
T185 |
37 |
35 |
0 |
0 |
T186 |
36 |
34 |
0 |
0 |
T187 |
6 |
9 |
0 |
0 |
T188 |
11 |
10 |
0 |
0 |
T190 |
0 |
2 |
0 |
0 |
T191 |
1 |
0 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T19,T20 |
0 | 1 | Covered | T4,T19,T20 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T19,T20 |
1 | 1 | Covered | T4,T19,T20 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
712 |
582 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T19 |
3 |
2 |
0 |
0 |
T20 |
3 |
2 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T55 |
4 |
3 |
0 |
0 |
T66 |
4 |
3 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T75 |
0 |
2 |
0 |
0 |
T121 |
1 |
0 |
0 |
0 |
T169 |
3 |
2 |
0 |
0 |
T170 |
3 |
2 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1745 |
742 |
0 |
0 |
T16 |
2 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
2 |
1 |
0 |
0 |
T19 |
3 |
2 |
0 |
0 |
T20 |
5 |
4 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
4 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T190 |
0 |
2 |
0 |
0 |
T191 |
1 |
0 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T193,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T21,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T193,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2818 |
2801 |
0 |
0 |
selKnown1 |
715 |
696 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2818 |
2801 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
19 |
18 |
0 |
0 |
T26 |
190 |
189 |
0 |
0 |
T39 |
13 |
12 |
0 |
0 |
T40 |
11 |
10 |
0 |
0 |
T41 |
17 |
16 |
0 |
0 |
T182 |
0 |
18 |
0 |
0 |
T193 |
276 |
275 |
0 |
0 |
T194 |
291 |
290 |
0 |
0 |
T195 |
971 |
970 |
0 |
0 |
T196 |
937 |
936 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
715 |
696 |
0 |
0 |
T39 |
22 |
21 |
0 |
0 |
T40 |
21 |
20 |
0 |
0 |
T41 |
19 |
18 |
0 |
0 |
T43 |
545 |
544 |
0 |
0 |
T182 |
18 |
17 |
0 |
0 |
T183 |
13 |
12 |
0 |
0 |
T184 |
8 |
7 |
0 |
0 |
T185 |
23 |
22 |
0 |
0 |
T186 |
21 |
20 |
0 |
0 |
T187 |
0 |
4 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T39,T40 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T39,T40 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
59 |
48 |
0 |
0 |
T39 |
7 |
6 |
0 |
0 |
T40 |
4 |
3 |
0 |
0 |
T41 |
5 |
4 |
0 |
0 |
T182 |
4 |
3 |
0 |
0 |
T183 |
2 |
1 |
0 |
0 |
T184 |
9 |
8 |
0 |
0 |
T185 |
9 |
8 |
0 |
0 |
T186 |
6 |
5 |
0 |
0 |
T187 |
9 |
8 |
0 |
0 |
T188 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133 |
119 |
0 |
0 |
T39 |
18 |
17 |
0 |
0 |
T40 |
17 |
16 |
0 |
0 |
T41 |
12 |
11 |
0 |
0 |
T182 |
19 |
18 |
0 |
0 |
T183 |
8 |
7 |
0 |
0 |
T184 |
9 |
8 |
0 |
0 |
T185 |
14 |
13 |
0 |
0 |
T186 |
15 |
14 |
0 |
0 |
T187 |
6 |
5 |
0 |
0 |
T188 |
11 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T26,T193 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T43,T44 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T26,T193 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2774 |
2756 |
0 |
0 |
selKnown1 |
148 |
135 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2774 |
2756 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
19 |
18 |
0 |
0 |
T26 |
202 |
201 |
0 |
0 |
T39 |
13 |
12 |
0 |
0 |
T40 |
13 |
12 |
0 |
0 |
T41 |
0 |
19 |
0 |
0 |
T182 |
0 |
19 |
0 |
0 |
T193 |
270 |
269 |
0 |
0 |
T194 |
283 |
282 |
0 |
0 |
T195 |
929 |
928 |
0 |
0 |
T196 |
917 |
916 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148 |
135 |
0 |
0 |
T39 |
14 |
13 |
0 |
0 |
T40 |
20 |
19 |
0 |
0 |
T41 |
19 |
18 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T182 |
14 |
13 |
0 |
0 |
T183 |
17 |
16 |
0 |
0 |
T184 |
6 |
5 |
0 |
0 |
T185 |
16 |
15 |
0 |
0 |
T186 |
14 |
13 |
0 |
0 |
T187 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T39 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T43,T39 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T39 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68 |
56 |
0 |
0 |
T39 |
9 |
8 |
0 |
0 |
T40 |
4 |
3 |
0 |
0 |
T41 |
7 |
6 |
0 |
0 |
T182 |
7 |
6 |
0 |
0 |
T183 |
5 |
4 |
0 |
0 |
T184 |
10 |
9 |
0 |
0 |
T185 |
5 |
4 |
0 |
0 |
T186 |
3 |
2 |
0 |
0 |
T187 |
10 |
9 |
0 |
0 |
T188 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113 |
101 |
0 |
0 |
T39 |
11 |
10 |
0 |
0 |
T40 |
16 |
15 |
0 |
0 |
T41 |
15 |
14 |
0 |
0 |
T182 |
8 |
7 |
0 |
0 |
T183 |
15 |
14 |
0 |
0 |
T184 |
4 |
3 |
0 |
0 |
T185 |
11 |
10 |
0 |
0 |
T186 |
18 |
17 |
0 |
0 |
T187 |
5 |
4 |
0 |
0 |
T188 |
8 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T22,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T22,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3229 |
3212 |
0 |
0 |
selKnown1 |
134 |
121 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3229 |
3212 |
0 |
0 |
T26 |
342 |
341 |
0 |
0 |
T39 |
15 |
14 |
0 |
0 |
T40 |
11 |
10 |
0 |
0 |
T41 |
16 |
15 |
0 |
0 |
T182 |
20 |
19 |
0 |
0 |
T183 |
8 |
7 |
0 |
0 |
T193 |
436 |
435 |
0 |
0 |
T194 |
435 |
434 |
0 |
0 |
T195 |
955 |
954 |
0 |
0 |
T196 |
922 |
921 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134 |
121 |
0 |
0 |
T39 |
14 |
13 |
0 |
0 |
T40 |
19 |
18 |
0 |
0 |
T41 |
20 |
19 |
0 |
0 |
T182 |
15 |
14 |
0 |
0 |
T183 |
17 |
16 |
0 |
0 |
T184 |
9 |
8 |
0 |
0 |
T185 |
18 |
17 |
0 |
0 |
T186 |
8 |
7 |
0 |
0 |
T187 |
5 |
4 |
0 |
0 |
T188 |
6 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T26,T193 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T26,T193 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
74 |
58 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T40 |
6 |
5 |
0 |
0 |
T41 |
7 |
6 |
0 |
0 |
T182 |
8 |
7 |
0 |
0 |
T183 |
4 |
3 |
0 |
0 |
T184 |
10 |
9 |
0 |
0 |
T193 |
3 |
2 |
0 |
0 |
T194 |
3 |
2 |
0 |
0 |
T195 |
3 |
2 |
0 |
0 |
T196 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120 |
107 |
0 |
0 |
T39 |
12 |
11 |
0 |
0 |
T40 |
15 |
14 |
0 |
0 |
T41 |
13 |
12 |
0 |
0 |
T182 |
15 |
14 |
0 |
0 |
T183 |
17 |
16 |
0 |
0 |
T184 |
7 |
6 |
0 |
0 |
T185 |
17 |
16 |
0 |
0 |
T186 |
6 |
5 |
0 |
0 |
T187 |
7 |
6 |
0 |
0 |
T188 |
8 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T22,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T43,T39 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T22,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3164 |
3146 |
0 |
0 |
selKnown1 |
303 |
291 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3164 |
3146 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
353 |
352 |
0 |
0 |
T39 |
15 |
14 |
0 |
0 |
T40 |
11 |
10 |
0 |
0 |
T41 |
17 |
16 |
0 |
0 |
T182 |
20 |
19 |
0 |
0 |
T183 |
0 |
5 |
0 |
0 |
T193 |
430 |
429 |
0 |
0 |
T194 |
427 |
426 |
0 |
0 |
T195 |
913 |
912 |
0 |
0 |
T196 |
902 |
901 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
303 |
291 |
0 |
0 |
T39 |
14 |
13 |
0 |
0 |
T40 |
25 |
24 |
0 |
0 |
T41 |
14 |
13 |
0 |
0 |
T43 |
149 |
148 |
0 |
0 |
T182 |
24 |
23 |
0 |
0 |
T183 |
11 |
10 |
0 |
0 |
T184 |
15 |
14 |
0 |
0 |
T185 |
17 |
16 |
0 |
0 |
T186 |
20 |
19 |
0 |
0 |
T187 |
6 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T26,T193 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T26,T193 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93 |
76 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T39 |
9 |
8 |
0 |
0 |
T40 |
4 |
3 |
0 |
0 |
T41 |
10 |
9 |
0 |
0 |
T182 |
9 |
8 |
0 |
0 |
T184 |
0 |
13 |
0 |
0 |
T193 |
3 |
2 |
0 |
0 |
T194 |
3 |
2 |
0 |
0 |
T195 |
3 |
2 |
0 |
0 |
T196 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137 |
123 |
0 |
0 |
T39 |
11 |
10 |
0 |
0 |
T40 |
24 |
23 |
0 |
0 |
T41 |
11 |
10 |
0 |
0 |
T182 |
19 |
18 |
0 |
0 |
T183 |
10 |
9 |
0 |
0 |
T184 |
15 |
14 |
0 |
0 |
T185 |
17 |
16 |
0 |
0 |
T186 |
12 |
11 |
0 |
0 |
T187 |
8 |
7 |
0 |
0 |
T188 |
6 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T2,T76 |
0 | 1 | Covered | T21,T25,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T21,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T32,T2,T76 |
1 | 1 | Covered | T21,T25,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
746 |
725 |
0 |
0 |
selKnown1 |
2660 |
2632 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
746 |
725 |
0 |
0 |
T39 |
16 |
15 |
0 |
0 |
T40 |
24 |
23 |
0 |
0 |
T41 |
11 |
10 |
0 |
0 |
T43 |
546 |
545 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T182 |
14 |
13 |
0 |
0 |
T183 |
17 |
16 |
0 |
0 |
T184 |
22 |
21 |
0 |
0 |
T185 |
32 |
31 |
0 |
0 |
T186 |
25 |
24 |
0 |
0 |
T187 |
0 |
11 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2660 |
2632 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
155 |
154 |
0 |
0 |
T39 |
0 |
12 |
0 |
0 |
T40 |
0 |
8 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T182 |
0 |
15 |
0 |
0 |
T183 |
0 |
3 |
0 |
0 |
T193 |
238 |
237 |
0 |
0 |
T194 |
255 |
254 |
0 |
0 |
T195 |
955 |
954 |
0 |
0 |
T196 |
922 |
921 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T2,T76 |
0 | 1 | Covered | T21,T25,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T21,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T32,T2,T76 |
1 | 1 | Covered | T21,T25,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
748 |
727 |
0 |
0 |
selKnown1 |
2656 |
2628 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
748 |
727 |
0 |
0 |
T39 |
16 |
15 |
0 |
0 |
T40 |
26 |
25 |
0 |
0 |
T41 |
11 |
10 |
0 |
0 |
T43 |
546 |
545 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T182 |
15 |
14 |
0 |
0 |
T183 |
17 |
16 |
0 |
0 |
T184 |
20 |
19 |
0 |
0 |
T185 |
31 |
30 |
0 |
0 |
T186 |
26 |
25 |
0 |
0 |
T187 |
0 |
12 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2656 |
2628 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
155 |
154 |
0 |
0 |
T39 |
0 |
14 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T182 |
0 |
12 |
0 |
0 |
T183 |
0 |
2 |
0 |
0 |
T193 |
238 |
237 |
0 |
0 |
T194 |
255 |
254 |
0 |
0 |
T195 |
955 |
954 |
0 |
0 |
T196 |
922 |
921 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T2,T76 |
0 | 1 | Covered | T24,T21,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T21,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T32,T2,T76 |
1 | 1 | Covered | T24,T21,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
187 |
160 |
0 |
0 |
selKnown1 |
2592 |
2564 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
187 |
160 |
0 |
0 |
T39 |
31 |
30 |
0 |
0 |
T40 |
15 |
14 |
0 |
0 |
T41 |
23 |
22 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T182 |
9 |
8 |
0 |
0 |
T183 |
24 |
23 |
0 |
0 |
T184 |
4 |
3 |
0 |
0 |
T185 |
18 |
17 |
0 |
0 |
T186 |
0 |
18 |
0 |
0 |
T187 |
0 |
8 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2592 |
2564 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
166 |
165 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T40 |
0 |
9 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T182 |
0 |
17 |
0 |
0 |
T183 |
0 |
6 |
0 |
0 |
T193 |
232 |
231 |
0 |
0 |
T194 |
247 |
246 |
0 |
0 |
T195 |
913 |
912 |
0 |
0 |
T196 |
902 |
901 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T2,T76 |
0 | 1 | Covered | T24,T21,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T21,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T32,T2,T76 |
1 | 1 | Covered | T24,T21,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
190 |
163 |
0 |
0 |
selKnown1 |
2597 |
2569 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
190 |
163 |
0 |
0 |
T39 |
32 |
31 |
0 |
0 |
T40 |
16 |
15 |
0 |
0 |
T41 |
23 |
22 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T182 |
10 |
9 |
0 |
0 |
T183 |
23 |
22 |
0 |
0 |
T184 |
4 |
3 |
0 |
0 |
T185 |
18 |
17 |
0 |
0 |
T186 |
0 |
19 |
0 |
0 |
T187 |
0 |
7 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2597 |
2569 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
166 |
165 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T40 |
0 |
13 |
0 |
0 |
T41 |
0 |
13 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T182 |
0 |
18 |
0 |
0 |
T183 |
0 |
8 |
0 |
0 |
T193 |
232 |
231 |
0 |
0 |
T194 |
247 |
246 |
0 |
0 |
T195 |
913 |
912 |
0 |
0 |
T196 |
902 |
901 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T2,T76 |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T32,T2,T76 |
1 | 1 | Covered | T21,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
174 |
155 |
0 |
0 |
selKnown1 |
29393 |
29362 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
174 |
155 |
0 |
0 |
T39 |
20 |
19 |
0 |
0 |
T40 |
36 |
35 |
0 |
0 |
T41 |
13 |
12 |
0 |
0 |
T182 |
17 |
16 |
0 |
0 |
T183 |
21 |
20 |
0 |
0 |
T184 |
5 |
4 |
0 |
0 |
T185 |
22 |
21 |
0 |
0 |
T186 |
13 |
12 |
0 |
0 |
T187 |
6 |
5 |
0 |
0 |
T188 |
12 |
11 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29393 |
29362 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
18 |
17 |
0 |
0 |
T26 |
0 |
374 |
0 |
0 |
T48 |
20 |
19 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T75 |
1677 |
1676 |
0 |
0 |
T199 |
1671 |
1670 |
0 |
0 |
T200 |
4736 |
4735 |
0 |
0 |
T201 |
4729 |
4728 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T2,T76 |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T32,T2,T76 |
1 | 1 | Covered | T21,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
173 |
154 |
0 |
0 |
selKnown1 |
29387 |
29356 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173 |
154 |
0 |
0 |
T39 |
20 |
19 |
0 |
0 |
T40 |
35 |
34 |
0 |
0 |
T41 |
12 |
11 |
0 |
0 |
T182 |
17 |
16 |
0 |
0 |
T183 |
22 |
21 |
0 |
0 |
T184 |
4 |
3 |
0 |
0 |
T185 |
22 |
21 |
0 |
0 |
T186 |
13 |
12 |
0 |
0 |
T187 |
7 |
6 |
0 |
0 |
T188 |
12 |
11 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29387 |
29356 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
18 |
17 |
0 |
0 |
T26 |
0 |
374 |
0 |
0 |
T48 |
20 |
19 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T75 |
1677 |
1676 |
0 |
0 |
T199 |
1671 |
1670 |
0 |
0 |
T200 |
4736 |
4735 |
0 |
0 |
T201 |
4729 |
4728 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T31,T202,T32 |
0 | 1 | Covered | T31,T24,T202 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T31,T202,T32 |
1 | 1 | Covered | T31,T24,T202 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
436 |
395 |
0 |
0 |
selKnown1 |
29319 |
29288 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
436 |
395 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T202 |
28 |
27 |
0 |
0 |
T203 |
32 |
31 |
0 |
0 |
T204 |
8 |
7 |
0 |
0 |
T205 |
0 |
1 |
0 |
0 |
T206 |
0 |
1 |
0 |
0 |
T207 |
0 |
1 |
0 |
0 |
T208 |
0 |
7 |
0 |
0 |
T209 |
0 |
7 |
0 |
0 |
T210 |
0 |
1 |
0 |
0 |
T211 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29319 |
29288 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
18 |
17 |
0 |
0 |
T26 |
0 |
386 |
0 |
0 |
T48 |
20 |
19 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T75 |
1677 |
1676 |
0 |
0 |
T199 |
1671 |
1670 |
0 |
0 |
T200 |
4736 |
4735 |
0 |
0 |
T201 |
4729 |
4728 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T31,T202,T32 |
0 | 1 | Covered | T31,T24,T202 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T31,T202,T32 |
1 | 1 | Covered | T31,T24,T202 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
438 |
397 |
0 |
0 |
selKnown1 |
29318 |
29287 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
438 |
397 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T202 |
28 |
27 |
0 |
0 |
T203 |
32 |
31 |
0 |
0 |
T204 |
8 |
7 |
0 |
0 |
T205 |
0 |
1 |
0 |
0 |
T206 |
0 |
1 |
0 |
0 |
T207 |
0 |
1 |
0 |
0 |
T208 |
0 |
7 |
0 |
0 |
T209 |
0 |
7 |
0 |
0 |
T210 |
0 |
1 |
0 |
0 |
T211 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29318 |
29287 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
18 |
17 |
0 |
0 |
T26 |
0 |
386 |
0 |
0 |
T48 |
20 |
19 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T75 |
1677 |
1676 |
0 |
0 |
T199 |
1671 |
1670 |
0 |
0 |
T200 |
4736 |
4735 |
0 |
0 |
T201 |
4729 |
4728 |
0 |
0 |