Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T21,T45,T22 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T45,T22 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T21,T45,T22 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
18362 |
17883 |
0 |
0 |
|
selKnown1 |
127283 |
125934 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
18362 |
17883 |
0 |
0 |
| T5 |
3 |
2 |
0 |
0 |
| T20 |
2 |
1 |
0 |
0 |
| T24 |
842 |
841 |
0 |
0 |
| T40 |
17 |
15 |
0 |
0 |
| T41 |
14 |
12 |
0 |
0 |
| T42 |
25 |
23 |
0 |
0 |
| T44 |
1 |
0 |
0 |
0 |
| T58 |
2 |
1 |
0 |
0 |
| T63 |
2 |
1 |
0 |
0 |
| T69 |
7 |
6 |
0 |
0 |
| T70 |
1 |
0 |
0 |
0 |
| T71 |
2 |
1 |
0 |
0 |
| T123 |
4 |
3 |
0 |
0 |
| T172 |
1 |
0 |
0 |
0 |
| T173 |
0 |
2 |
0 |
0 |
| T177 |
0 |
5 |
0 |
0 |
| T182 |
0 |
1 |
0 |
0 |
| T189 |
24 |
22 |
0 |
0 |
| T190 |
6 |
5 |
0 |
0 |
| T191 |
8 |
7 |
0 |
0 |
| T192 |
6 |
5 |
0 |
0 |
| T193 |
3 |
2 |
0 |
0 |
| T194 |
8 |
7 |
0 |
0 |
| T195 |
6 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
127283 |
125934 |
0 |
0 |
| T5 |
3 |
2 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
0 |
10 |
0 |
0 |
| T20 |
0 |
1 |
0 |
0 |
| T40 |
40 |
38 |
0 |
0 |
| T41 |
47 |
45 |
0 |
0 |
| T42 |
4 |
10 |
0 |
0 |
| T43 |
2 |
1 |
0 |
0 |
| T44 |
1 |
0 |
0 |
0 |
| T45 |
545 |
544 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T62 |
0 |
1 |
0 |
0 |
| T64 |
0 |
4 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T66 |
0 |
1 |
0 |
0 |
| T88 |
1 |
0 |
0 |
0 |
| T89 |
1 |
0 |
0 |
0 |
| T127 |
0 |
7 |
0 |
0 |
| T189 |
11 |
18 |
0 |
0 |
| T190 |
11 |
17 |
0 |
0 |
| T191 |
25 |
48 |
0 |
0 |
| T192 |
13 |
26 |
0 |
0 |
| T193 |
14 |
27 |
0 |
0 |
| T194 |
8 |
15 |
0 |
0 |
| T195 |
26 |
25 |
0 |
0 |
| T196 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T44,T20 |
| 0 | 1 | Covered | T5,T44,T20 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T5,T44,T20 |
| 1 | 1 | Covered | T5,T44,T20 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
747 |
616 |
0 |
0 |
| T5 |
3 |
2 |
0 |
0 |
| T20 |
2 |
1 |
0 |
0 |
| T44 |
1 |
0 |
0 |
0 |
| T58 |
2 |
1 |
0 |
0 |
| T63 |
2 |
1 |
0 |
0 |
| T69 |
7 |
6 |
0 |
0 |
| T70 |
1 |
0 |
0 |
0 |
| T71 |
2 |
1 |
0 |
0 |
| T123 |
4 |
3 |
0 |
0 |
| T172 |
1 |
0 |
0 |
0 |
| T173 |
0 |
2 |
0 |
0 |
| T177 |
0 |
5 |
0 |
0 |
| T182 |
0 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1767 |
761 |
0 |
0 |
| T5 |
3 |
2 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
0 |
10 |
0 |
0 |
| T20 |
0 |
1 |
0 |
0 |
| T43 |
2 |
1 |
0 |
0 |
| T44 |
1 |
0 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T62 |
0 |
1 |
0 |
0 |
| T64 |
0 |
4 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T66 |
0 |
1 |
0 |
0 |
| T88 |
1 |
0 |
0 |
0 |
| T89 |
1 |
0 |
0 |
0 |
| T127 |
0 |
7 |
0 |
0 |
| T196 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T45,T22 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3330 |
3314 |
0 |
0 |
|
selKnown1 |
710 |
691 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3330 |
3314 |
0 |
0 |
| T24 |
842 |
841 |
0 |
0 |
| T25 |
151 |
150 |
0 |
0 |
| T26 |
125 |
124 |
0 |
0 |
| T40 |
10 |
9 |
0 |
0 |
| T41 |
12 |
11 |
0 |
0 |
| T42 |
14 |
13 |
0 |
0 |
| T189 |
18 |
17 |
0 |
0 |
| T197 |
262 |
261 |
0 |
0 |
| T198 |
1282 |
1281 |
0 |
0 |
| T199 |
532 |
531 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
710 |
691 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T40 |
21 |
20 |
0 |
0 |
| T41 |
25 |
24 |
0 |
0 |
| T42 |
0 |
7 |
0 |
0 |
| T45 |
545 |
544 |
0 |
0 |
| T189 |
0 |
8 |
0 |
0 |
| T190 |
0 |
7 |
0 |
0 |
| T191 |
0 |
24 |
0 |
0 |
| T192 |
0 |
14 |
0 |
0 |
| T193 |
0 |
14 |
0 |
0 |
| T194 |
0 |
8 |
0 |
0 |
| T197 |
1 |
0 |
0 |
0 |
| T198 |
1 |
0 |
0 |
0 |
| T199 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T40,T41,T42 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T45,T22 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T40,T41,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
63 |
53 |
0 |
0 |
| T40 |
7 |
6 |
0 |
0 |
| T41 |
2 |
1 |
0 |
0 |
| T42 |
11 |
10 |
0 |
0 |
| T189 |
6 |
5 |
0 |
0 |
| T190 |
6 |
5 |
0 |
0 |
| T191 |
8 |
7 |
0 |
0 |
| T192 |
6 |
5 |
0 |
0 |
| T193 |
3 |
2 |
0 |
0 |
| T194 |
8 |
7 |
0 |
0 |
| T195 |
6 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
157 |
143 |
0 |
0 |
| T40 |
19 |
18 |
0 |
0 |
| T41 |
22 |
21 |
0 |
0 |
| T42 |
4 |
3 |
0 |
0 |
| T189 |
11 |
10 |
0 |
0 |
| T190 |
11 |
10 |
0 |
0 |
| T191 |
25 |
24 |
0 |
0 |
| T192 |
13 |
12 |
0 |
0 |
| T193 |
14 |
13 |
0 |
0 |
| T194 |
8 |
7 |
0 |
0 |
| T195 |
26 |
25 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T21,T24,T25 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T45,T22,T46 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T21,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3408 |
3390 |
0 |
0 |
|
selKnown1 |
167 |
152 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3408 |
3390 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
850 |
849 |
0 |
0 |
| T25 |
151 |
150 |
0 |
0 |
| T26 |
133 |
132 |
0 |
0 |
| T40 |
11 |
10 |
0 |
0 |
| T41 |
8 |
7 |
0 |
0 |
| T42 |
15 |
14 |
0 |
0 |
| T189 |
0 |
16 |
0 |
0 |
| T197 |
277 |
276 |
0 |
0 |
| T198 |
1285 |
1284 |
0 |
0 |
| T199 |
578 |
577 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
167 |
152 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T40 |
28 |
27 |
0 |
0 |
| T41 |
20 |
19 |
0 |
0 |
| T42 |
11 |
10 |
0 |
0 |
| T45 |
2 |
1 |
0 |
0 |
| T46 |
1 |
0 |
0 |
0 |
| T47 |
1 |
0 |
0 |
0 |
| T189 |
7 |
6 |
0 |
0 |
| T190 |
11 |
10 |
0 |
0 |
| T191 |
0 |
14 |
0 |
0 |
| T192 |
0 |
13 |
0 |
0 |
| T193 |
0 |
23 |
0 |
0 |
| T194 |
0 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T21,T22,T23 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T45,T22 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T21,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
53 |
40 |
0 |
0 |
| T40 |
4 |
3 |
0 |
0 |
| T41 |
2 |
1 |
0 |
0 |
| T42 |
6 |
5 |
0 |
0 |
| T189 |
5 |
4 |
0 |
0 |
| T190 |
7 |
6 |
0 |
0 |
| T191 |
3 |
2 |
0 |
0 |
| T192 |
8 |
7 |
0 |
0 |
| T193 |
7 |
6 |
0 |
0 |
| T194 |
6 |
5 |
0 |
0 |
| T195 |
2 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
132 |
118 |
0 |
0 |
| T40 |
18 |
17 |
0 |
0 |
| T41 |
14 |
13 |
0 |
0 |
| T42 |
9 |
8 |
0 |
0 |
| T189 |
6 |
5 |
0 |
0 |
| T190 |
8 |
7 |
0 |
0 |
| T191 |
18 |
17 |
0 |
0 |
| T192 |
19 |
18 |
0 |
0 |
| T193 |
14 |
13 |
0 |
0 |
| T194 |
9 |
8 |
0 |
0 |
| T195 |
13 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T21,T22,T24 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T40,T41,T42 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T21,T22,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3693 |
3674 |
0 |
0 |
|
selKnown1 |
170 |
160 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3693 |
3674 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
826 |
825 |
0 |
0 |
| T25 |
299 |
298 |
0 |
0 |
| T26 |
253 |
252 |
0 |
0 |
| T40 |
9 |
8 |
0 |
0 |
| T41 |
5 |
4 |
0 |
0 |
| T42 |
19 |
18 |
0 |
0 |
| T189 |
0 |
19 |
0 |
0 |
| T197 |
397 |
396 |
0 |
0 |
| T198 |
1264 |
1263 |
0 |
0 |
| T199 |
515 |
514 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
170 |
160 |
0 |
0 |
| T40 |
33 |
32 |
0 |
0 |
| T41 |
22 |
21 |
0 |
0 |
| T42 |
8 |
7 |
0 |
0 |
| T189 |
3 |
2 |
0 |
0 |
| T190 |
8 |
7 |
0 |
0 |
| T191 |
15 |
14 |
0 |
0 |
| T192 |
20 |
19 |
0 |
0 |
| T193 |
27 |
26 |
0 |
0 |
| T194 |
13 |
12 |
0 |
0 |
| T195 |
21 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T21,T22,T24 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T22,T40,T41 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T21,T22,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
70 |
51 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
3 |
2 |
0 |
0 |
| T25 |
3 |
2 |
0 |
0 |
| T26 |
3 |
2 |
0 |
0 |
| T40 |
6 |
5 |
0 |
0 |
| T41 |
3 |
2 |
0 |
0 |
| T42 |
4 |
3 |
0 |
0 |
| T189 |
0 |
4 |
0 |
0 |
| T197 |
3 |
2 |
0 |
0 |
| T198 |
3 |
2 |
0 |
0 |
| T199 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
132 |
121 |
0 |
0 |
| T40 |
19 |
18 |
0 |
0 |
| T41 |
18 |
17 |
0 |
0 |
| T42 |
8 |
7 |
0 |
0 |
| T189 |
9 |
8 |
0 |
0 |
| T190 |
5 |
4 |
0 |
0 |
| T191 |
13 |
12 |
0 |
0 |
| T192 |
18 |
17 |
0 |
0 |
| T193 |
18 |
17 |
0 |
0 |
| T194 |
9 |
8 |
0 |
0 |
| T195 |
14 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T21,T24,T25 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T45,T23,T40 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T21,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3786 |
3769 |
0 |
0 |
|
selKnown1 |
297 |
285 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3786 |
3769 |
0 |
0 |
| T24 |
835 |
834 |
0 |
0 |
| T25 |
299 |
298 |
0 |
0 |
| T26 |
261 |
260 |
0 |
0 |
| T40 |
13 |
12 |
0 |
0 |
| T41 |
12 |
11 |
0 |
0 |
| T42 |
19 |
18 |
0 |
0 |
| T189 |
18 |
17 |
0 |
0 |
| T197 |
411 |
410 |
0 |
0 |
| T198 |
1269 |
1268 |
0 |
0 |
| T199 |
561 |
560 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
297 |
285 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T40 |
26 |
25 |
0 |
0 |
| T41 |
22 |
21 |
0 |
0 |
| T42 |
11 |
10 |
0 |
0 |
| T45 |
135 |
134 |
0 |
0 |
| T189 |
15 |
14 |
0 |
0 |
| T190 |
16 |
15 |
0 |
0 |
| T191 |
15 |
14 |
0 |
0 |
| T192 |
15 |
14 |
0 |
0 |
| T193 |
16 |
15 |
0 |
0 |
| T194 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T21,T22,T24 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T45,T23,T40 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T21,T22,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
85 |
67 |
0 |
0 |
| T24 |
3 |
2 |
0 |
0 |
| T25 |
3 |
2 |
0 |
0 |
| T26 |
3 |
2 |
0 |
0 |
| T40 |
5 |
4 |
0 |
0 |
| T41 |
2 |
1 |
0 |
0 |
| T42 |
7 |
6 |
0 |
0 |
| T189 |
8 |
7 |
0 |
0 |
| T197 |
3 |
2 |
0 |
0 |
| T198 |
3 |
2 |
0 |
0 |
| T199 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140 |
128 |
0 |
0 |
| T40 |
19 |
18 |
0 |
0 |
| T41 |
24 |
23 |
0 |
0 |
| T42 |
5 |
4 |
0 |
0 |
| T189 |
14 |
13 |
0 |
0 |
| T190 |
9 |
8 |
0 |
0 |
| T191 |
9 |
8 |
0 |
0 |
| T192 |
16 |
15 |
0 |
0 |
| T193 |
17 |
16 |
0 |
0 |
| T194 |
7 |
6 |
0 |
0 |
| T195 |
18 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T58,T71,T45 |
| 0 | 1 | Covered | T21,T45,T22 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T45,T22 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T58,T71,T45 |
| 1 | 1 | Covered | T21,T45,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
717 |
696 |
0 |
0 |
|
selKnown1 |
3177 |
3148 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
717 |
696 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T40 |
23 |
22 |
0 |
0 |
| T41 |
15 |
14 |
0 |
0 |
| T42 |
0 |
17 |
0 |
0 |
| T45 |
546 |
545 |
0 |
0 |
| T46 |
1 |
0 |
0 |
0 |
| T47 |
1 |
0 |
0 |
0 |
| T81 |
1 |
0 |
0 |
0 |
| T148 |
1 |
0 |
0 |
0 |
| T189 |
0 |
12 |
0 |
0 |
| T190 |
0 |
18 |
0 |
0 |
| T191 |
0 |
21 |
0 |
0 |
| T192 |
0 |
5 |
0 |
0 |
| T193 |
0 |
13 |
0 |
0 |
| T194 |
0 |
17 |
0 |
0 |
| T200 |
1 |
0 |
0 |
0 |
| T201 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3177 |
3148 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T24 |
826 |
825 |
0 |
0 |
| T25 |
114 |
113 |
0 |
0 |
| T26 |
90 |
89 |
0 |
0 |
| T40 |
0 |
9 |
0 |
0 |
| T41 |
0 |
8 |
0 |
0 |
| T42 |
0 |
10 |
0 |
0 |
| T46 |
1 |
0 |
0 |
0 |
| T81 |
1 |
0 |
0 |
0 |
| T148 |
1 |
0 |
0 |
0 |
| T189 |
0 |
15 |
0 |
0 |
| T197 |
225 |
224 |
0 |
0 |
| T198 |
1264 |
1263 |
0 |
0 |
| T199 |
515 |
514 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T58,T71,T45 |
| 0 | 1 | Covered | T21,T45,T22 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T45,T22 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T58,T71,T45 |
| 1 | 1 | Covered | T21,T45,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
712 |
691 |
0 |
0 |
|
selKnown1 |
3177 |
3148 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
712 |
691 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T40 |
22 |
21 |
0 |
0 |
| T41 |
14 |
13 |
0 |
0 |
| T42 |
0 |
16 |
0 |
0 |
| T45 |
546 |
545 |
0 |
0 |
| T46 |
1 |
0 |
0 |
0 |
| T47 |
1 |
0 |
0 |
0 |
| T81 |
1 |
0 |
0 |
0 |
| T148 |
1 |
0 |
0 |
0 |
| T189 |
0 |
11 |
0 |
0 |
| T190 |
0 |
17 |
0 |
0 |
| T191 |
0 |
21 |
0 |
0 |
| T192 |
0 |
5 |
0 |
0 |
| T193 |
0 |
13 |
0 |
0 |
| T194 |
0 |
16 |
0 |
0 |
| T200 |
1 |
0 |
0 |
0 |
| T201 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3177 |
3148 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T24 |
826 |
825 |
0 |
0 |
| T25 |
114 |
113 |
0 |
0 |
| T26 |
90 |
89 |
0 |
0 |
| T40 |
0 |
9 |
0 |
0 |
| T41 |
0 |
8 |
0 |
0 |
| T42 |
0 |
10 |
0 |
0 |
| T46 |
1 |
0 |
0 |
0 |
| T81 |
1 |
0 |
0 |
0 |
| T148 |
1 |
0 |
0 |
0 |
| T189 |
0 |
16 |
0 |
0 |
| T197 |
225 |
224 |
0 |
0 |
| T198 |
1264 |
1263 |
0 |
0 |
| T199 |
515 |
514 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T58,T71,T21 |
| 0 | 1 | Covered | T45,T22,T24 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T45,T24 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T58,T71,T21 |
| 1 | 1 | Covered | T45,T22,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
172 |
145 |
0 |
0 |
|
selKnown1 |
3234 |
3207 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
172 |
145 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T40 |
0 |
21 |
0 |
0 |
| T41 |
0 |
22 |
0 |
0 |
| T42 |
0 |
13 |
0 |
0 |
| T45 |
2 |
1 |
0 |
0 |
| T46 |
1 |
0 |
0 |
0 |
| T81 |
1 |
0 |
0 |
0 |
| T148 |
1 |
0 |
0 |
0 |
| T189 |
0 |
17 |
0 |
0 |
| T190 |
0 |
18 |
0 |
0 |
| T191 |
0 |
8 |
0 |
0 |
| T192 |
0 |
13 |
0 |
0 |
| T193 |
0 |
11 |
0 |
0 |
| T194 |
0 |
7 |
0 |
0 |
| T197 |
1 |
0 |
0 |
0 |
| T198 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3234 |
3207 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
835 |
834 |
0 |
0 |
| T25 |
114 |
113 |
0 |
0 |
| T26 |
98 |
97 |
0 |
0 |
| T40 |
0 |
7 |
0 |
0 |
| T41 |
0 |
6 |
0 |
0 |
| T42 |
0 |
10 |
0 |
0 |
| T46 |
1 |
0 |
0 |
0 |
| T81 |
1 |
0 |
0 |
0 |
| T148 |
1 |
0 |
0 |
0 |
| T189 |
0 |
14 |
0 |
0 |
| T197 |
239 |
238 |
0 |
0 |
| T198 |
1269 |
1268 |
0 |
0 |
| T199 |
561 |
560 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T58,T71,T21 |
| 0 | 1 | Covered | T45,T22,T24 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T45,T24 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T58,T71,T21 |
| 1 | 1 | Covered | T45,T22,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
168 |
141 |
0 |
0 |
|
selKnown1 |
3238 |
3211 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
168 |
141 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T40 |
0 |
20 |
0 |
0 |
| T41 |
0 |
19 |
0 |
0 |
| T42 |
0 |
14 |
0 |
0 |
| T45 |
2 |
1 |
0 |
0 |
| T46 |
1 |
0 |
0 |
0 |
| T81 |
1 |
0 |
0 |
0 |
| T148 |
1 |
0 |
0 |
0 |
| T189 |
0 |
18 |
0 |
0 |
| T190 |
0 |
16 |
0 |
0 |
| T191 |
0 |
8 |
0 |
0 |
| T192 |
0 |
12 |
0 |
0 |
| T193 |
0 |
11 |
0 |
0 |
| T194 |
0 |
7 |
0 |
0 |
| T197 |
1 |
0 |
0 |
0 |
| T198 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3238 |
3211 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
835 |
834 |
0 |
0 |
| T25 |
114 |
113 |
0 |
0 |
| T26 |
98 |
97 |
0 |
0 |
| T40 |
0 |
7 |
0 |
0 |
| T41 |
0 |
6 |
0 |
0 |
| T42 |
0 |
12 |
0 |
0 |
| T46 |
1 |
0 |
0 |
0 |
| T81 |
1 |
0 |
0 |
0 |
| T148 |
1 |
0 |
0 |
0 |
| T189 |
0 |
14 |
0 |
0 |
| T197 |
239 |
238 |
0 |
0 |
| T198 |
1269 |
1268 |
0 |
0 |
| T199 |
561 |
560 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T58,T71,T21 |
| 0 | 1 | Covered | T21,T23,T40 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T22,T24 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T58,T71,T21 |
| 1 | 1 | Covered | T21,T23,T40 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
188 |
170 |
0 |
0 |
|
selKnown1 |
27643 |
27612 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
188 |
170 |
0 |
0 |
| T40 |
21 |
20 |
0 |
0 |
| T41 |
17 |
16 |
0 |
0 |
| T42 |
14 |
13 |
0 |
0 |
| T189 |
11 |
10 |
0 |
0 |
| T190 |
20 |
19 |
0 |
0 |
| T191 |
17 |
16 |
0 |
0 |
| T192 |
22 |
21 |
0 |
0 |
| T193 |
26 |
25 |
0 |
0 |
| T194 |
15 |
14 |
0 |
0 |
| T195 |
17 |
16 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27643 |
27612 |
0 |
0 |
| T24 |
841 |
840 |
0 |
0 |
| T25 |
332 |
331 |
0 |
0 |
| T26 |
286 |
285 |
0 |
0 |
| T51 |
20 |
19 |
0 |
0 |
| T52 |
20 |
19 |
0 |
0 |
| T147 |
1424 |
1423 |
0 |
0 |
| T197 |
430 |
429 |
0 |
0 |
| T202 |
2005 |
2004 |
0 |
0 |
| T203 |
2360 |
2359 |
0 |
0 |
| T204 |
4748 |
4747 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T58,T71,T21 |
| 0 | 1 | Covered | T21,T23,T40 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T22,T24 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T58,T71,T21 |
| 1 | 1 | Covered | T21,T23,T40 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
197 |
179 |
0 |
0 |
|
selKnown1 |
27643 |
27612 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
197 |
179 |
0 |
0 |
| T40 |
23 |
22 |
0 |
0 |
| T41 |
18 |
17 |
0 |
0 |
| T42 |
15 |
14 |
0 |
0 |
| T189 |
11 |
10 |
0 |
0 |
| T190 |
20 |
19 |
0 |
0 |
| T191 |
18 |
17 |
0 |
0 |
| T192 |
25 |
24 |
0 |
0 |
| T193 |
25 |
24 |
0 |
0 |
| T194 |
17 |
16 |
0 |
0 |
| T195 |
17 |
16 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27643 |
27612 |
0 |
0 |
| T24 |
841 |
840 |
0 |
0 |
| T25 |
332 |
331 |
0 |
0 |
| T26 |
286 |
285 |
0 |
0 |
| T51 |
20 |
19 |
0 |
0 |
| T52 |
20 |
19 |
0 |
0 |
| T147 |
1424 |
1423 |
0 |
0 |
| T197 |
430 |
429 |
0 |
0 |
| T202 |
2005 |
2004 |
0 |
0 |
| T203 |
2360 |
2359 |
0 |
0 |
| T204 |
4748 |
4747 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T58,T71,T31 |
| 0 | 1 | Covered | T31,T21,T45 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T24,T25 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T58,T71,T31 |
| 1 | 1 | Covered | T31,T21,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
486 |
443 |
0 |
0 |
|
selKnown1 |
27749 |
27718 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
486 |
443 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T31 |
2 |
1 |
0 |
0 |
| T32 |
2 |
1 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T45 |
132 |
131 |
0 |
0 |
| T205 |
33 |
32 |
0 |
0 |
| T206 |
0 |
1 |
0 |
0 |
| T207 |
0 |
1 |
0 |
0 |
| T208 |
0 |
7 |
0 |
0 |
| T209 |
0 |
7 |
0 |
0 |
| T210 |
0 |
7 |
0 |
0 |
| T211 |
0 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27749 |
27718 |
0 |
0 |
| T24 |
849 |
848 |
0 |
0 |
| T25 |
332 |
331 |
0 |
0 |
| T26 |
294 |
293 |
0 |
0 |
| T51 |
20 |
19 |
0 |
0 |
| T52 |
20 |
19 |
0 |
0 |
| T147 |
1424 |
1423 |
0 |
0 |
| T197 |
445 |
444 |
0 |
0 |
| T202 |
2005 |
2004 |
0 |
0 |
| T203 |
2360 |
2359 |
0 |
0 |
| T204 |
4748 |
4747 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T58,T71,T31 |
| 0 | 1 | Covered | T31,T21,T45 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T24,T25 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T58,T71,T31 |
| 1 | 1 | Covered | T31,T21,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
487 |
444 |
0 |
0 |
|
selKnown1 |
27750 |
27719 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
487 |
444 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T31 |
2 |
1 |
0 |
0 |
| T32 |
2 |
1 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T45 |
132 |
131 |
0 |
0 |
| T205 |
33 |
32 |
0 |
0 |
| T206 |
0 |
1 |
0 |
0 |
| T207 |
0 |
1 |
0 |
0 |
| T208 |
0 |
7 |
0 |
0 |
| T209 |
0 |
7 |
0 |
0 |
| T210 |
0 |
7 |
0 |
0 |
| T211 |
0 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27750 |
27719 |
0 |
0 |
| T24 |
849 |
848 |
0 |
0 |
| T25 |
332 |
331 |
0 |
0 |
| T26 |
294 |
293 |
0 |
0 |
| T51 |
20 |
19 |
0 |
0 |
| T52 |
20 |
19 |
0 |
0 |
| T147 |
1424 |
1423 |
0 |
0 |
| T197 |
445 |
444 |
0 |
0 |
| T202 |
2005 |
2004 |
0 |
0 |
| T203 |
2360 |
2359 |
0 |
0 |
| T204 |
4748 |
4747 |
0 |
0 |