Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T406,T8,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T406,T1,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T406,T1,T2 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T2,T10,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T2,T3 |
| 1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2714429 |
0 |
0 |
| T1 |
176024 |
1684 |
0 |
0 |
| T2 |
19811 |
249 |
0 |
0 |
| T3 |
165721 |
1439 |
0 |
0 |
| T7 |
0 |
687 |
0 |
0 |
| T11 |
0 |
853 |
0 |
0 |
| T12 |
0 |
1271 |
0 |
0 |
| T13 |
0 |
330 |
0 |
0 |
| T15 |
0 |
1490 |
0 |
0 |
| T86 |
34137 |
0 |
0 |
0 |
| T103 |
0 |
904 |
0 |
0 |
| T104 |
0 |
787 |
0 |
0 |
| T105 |
0 |
701 |
0 |
0 |
| T106 |
0 |
673 |
0 |
0 |
| T107 |
65533 |
0 |
0 |
0 |
| T108 |
100042 |
0 |
0 |
0 |
| T109 |
51400 |
0 |
0 |
0 |
| T110 |
35507 |
0 |
0 |
0 |
| T111 |
22112 |
0 |
0 |
0 |
| T112 |
63183 |
0 |
0 |
0 |
| T113 |
44049 |
0 |
0 |
0 |
| T114 |
266362 |
0 |
0 |
0 |
| T132 |
293802 |
2367 |
0 |
0 |
| T149 |
0 |
1290 |
0 |
0 |
| T379 |
0 |
8166 |
0 |
0 |
| T380 |
0 |
5608 |
0 |
0 |
| T381 |
0 |
597 |
0 |
0 |
| T382 |
0 |
863 |
0 |
0 |
| T383 |
0 |
2401 |
0 |
0 |
| T384 |
0 |
1322 |
0 |
0 |
| T397 |
0 |
2647 |
0 |
0 |
| T407 |
143055 |
0 |
0 |
0 |
| T408 |
65106 |
0 |
0 |
0 |
| T409 |
71634 |
0 |
0 |
0 |
| T410 |
103529 |
0 |
0 |
0 |
| T411 |
24637 |
0 |
0 |
0 |
| T412 |
87798 |
0 |
0 |
0 |
| T413 |
81696 |
0 |
0 |
0 |
| T414 |
21628 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
45669350 |
40219250 |
0 |
0 |
| T4 |
117525 |
113175 |
0 |
0 |
| T5 |
219350 |
211900 |
0 |
0 |
| T6 |
70175 |
65875 |
0 |
0 |
| T16 |
14325 |
9975 |
0 |
0 |
| T17 |
9975 |
5650 |
0 |
0 |
| T18 |
16550 |
12250 |
0 |
0 |
| T43 |
30600 |
26275 |
0 |
0 |
| T44 |
15925 |
11650 |
0 |
0 |
| T88 |
10925 |
6600 |
0 |
0 |
| T89 |
8500 |
4200 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6676 |
0 |
0 |
| T1 |
176024 |
4 |
0 |
0 |
| T2 |
19811 |
1 |
0 |
0 |
| T3 |
165721 |
4 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T11 |
0 |
3 |
0 |
0 |
| T12 |
0 |
3 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T86 |
34137 |
0 |
0 |
0 |
| T103 |
0 |
2 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
65533 |
0 |
0 |
0 |
| T108 |
100042 |
0 |
0 |
0 |
| T109 |
51400 |
0 |
0 |
0 |
| T110 |
35507 |
0 |
0 |
0 |
| T111 |
22112 |
0 |
0 |
0 |
| T112 |
63183 |
0 |
0 |
0 |
| T113 |
44049 |
0 |
0 |
0 |
| T114 |
266362 |
0 |
0 |
0 |
| T132 |
293802 |
6 |
0 |
0 |
| T149 |
0 |
4 |
0 |
0 |
| T379 |
0 |
21 |
0 |
0 |
| T380 |
0 |
13 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T382 |
0 |
2 |
0 |
0 |
| T383 |
0 |
6 |
0 |
0 |
| T384 |
0 |
4 |
0 |
0 |
| T397 |
0 |
7 |
0 |
0 |
| T407 |
143055 |
0 |
0 |
0 |
| T408 |
65106 |
0 |
0 |
0 |
| T409 |
71634 |
0 |
0 |
0 |
| T410 |
103529 |
0 |
0 |
0 |
| T411 |
24637 |
0 |
0 |
0 |
| T412 |
87798 |
0 |
0 |
0 |
| T413 |
81696 |
0 |
0 |
0 |
| T414 |
21628 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
13424800 |
13412000 |
0 |
0 |
| T5 |
23920600 |
23896300 |
0 |
0 |
| T6 |
7807400 |
7791950 |
0 |
0 |
| T16 |
1114100 |
1098075 |
0 |
0 |
| T17 |
597025 |
582875 |
0 |
0 |
| T18 |
1063375 |
1054000 |
0 |
0 |
| T43 |
2588600 |
2576750 |
0 |
0 |
| T44 |
1201800 |
1191425 |
0 |
0 |
| T88 |
625675 |
614525 |
0 |
0 |
| T89 |
503875 |
483200 |
0 |
0 |