| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 93.58 | 93.58 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut.top_earlgrey.u_rv_core_ibex.u_core![]() |
95.91 | 95.91 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 95.91 | 95.91 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 95.91 | 95.91 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 90.50 | 95.29 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 42 | 33 | 78.57 |
| Total Bits | 826 | 773 | 93.58 |
| Total Bits 0->1 | 413 | 387 | 93.70 |
| Total Bits 1->0 | 413 | 386 | 93.46 |
| Ports | 42 | 33 | 78.57 |
| Port Bits | 826 | 773 | 93.58 |
| Port Bits 0->1 | 413 | 387 | 93.70 |
| Port Bits 1->0 | 413 | 386 | 93.46 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| rst_ni | Yes | Yes | T5,T6,T15 | Yes | T4,T5,T6 | INPUT |
| test_en_i | No | No | No | INPUT | ||
| ram_cfg_i.rf_cfg.cfg[3:0] | No | No | No | INPUT | ||
| ram_cfg_i.rf_cfg.cfg_en | No | No | No | INPUT | ||
| ram_cfg_i.rf_cfg.test | No | No | No | INPUT | ||
| ram_cfg_i.ram_cfg.cfg[3:0] | No | No | No | INPUT | ||
| ram_cfg_i.ram_cfg.cfg_en | No | No | No | INPUT | ||
| ram_cfg_i.ram_cfg.test | No | No | No | INPUT | ||
| hart_id_i[31:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| boot_addr_i[31:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| instr_req_o | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | OUTPUT |
| instr_gnt_i | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT |
| instr_rvalid_i | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT |
| instr_addr_o[1:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| instr_addr_o[16:2] | Yes | Yes | *T4,*T5,*T15 | Yes | T4,T5,T15 | OUTPUT |
| instr_addr_o[18:17] | No | No | No | OUTPUT | ||
| instr_addr_o[19] | No | No | Yes | T53,T362,T367 | OUTPUT | |
| instr_addr_o[27:20] | No | No | No | OUTPUT | ||
| instr_addr_o[29:28] | Yes | Yes | *T105,*T173,*T280 | Yes | T105,T173,T280 | OUTPUT |
| instr_addr_o[31:30] | No | No | No | OUTPUT | ||
| instr_rdata_i[31:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT |
| instr_rdata_intg_i[6:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT |
| instr_err_i | Yes | Yes | T64,T223,T102 | Yes | T64,T223,T102 | INPUT |
| data_req_o | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | OUTPUT |
| data_gnt_i | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT |
| data_rvalid_i | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT |
| data_we_o | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | OUTPUT |
| data_be_o[3:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | OUTPUT |
| data_addr_o[1:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| data_addr_o[31:2] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | OUTPUT |
| data_wdata_o[31:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | OUTPUT |
| data_wdata_intg_o[6:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | OUTPUT |
| data_rdata_i[31:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT |
| data_rdata_intg_i[6:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT |
| data_err_i | Yes | Yes | T5,T16,T64 | Yes | T5,T16,T64 | INPUT |
| irq_software_i | Yes | Yes | T204,T248,T249 | Yes | T204,T248,T249 | INPUT |
| irq_timer_i | Yes | Yes | T250,T153,T154 | Yes | T250,T153,T154 | INPUT |
| irq_external_i | Yes | Yes | T4,T5,T16 | Yes | T4,T5,T16 | INPUT |
| irq_fast_i[14:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| irq_nm_i | Yes | Yes | T5,T16,T64 | Yes | T5,T16,T64 | INPUT |
| scramble_key_valid_i | Yes | Yes | T181,T182,T184 | Yes | T181,T182,T184 | INPUT |
| scramble_key_i[127:0] | Yes | Yes | T4,T5,T89 | Yes | T5,T16,T52 | INPUT |
| scramble_nonce_i[63:0] | Yes | Yes | T5,T90,T91 | Yes | T4,T5,T88 | INPUT |
| scramble_req_o | Yes | Yes | T181,T182,T183 | Yes | T181,T182,T183 | OUTPUT |
| debug_req_i | Yes | Yes | T69,T80,T253 | Yes | T69,T80,T253 | INPUT |
| crash_dump_o.exception_addr[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| crash_dump_o.exception_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| crash_dump_o.last_data_addr[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| crash_dump_o.next_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| crash_dump_o.current_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| double_fault_seen_o | Yes | Yes | T242,T243,T244 | Yes | T242,T243,T244 | OUTPUT |
| fetch_enable_i[3:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT |
| alert_minor_o | No | No | No | OUTPUT | ||
| alert_major_internal_o | Yes | Yes | T368,T369 | Yes | T368,T369 | OUTPUT |
| alert_major_bus_o | Yes | Yes | T114,T115,T104 | Yes | T114,T115,T104 | OUTPUT |
| core_sleep_o | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
| scan_rst_ni | Unreachable | Unreachable | Unreachable | INPUT |

| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 38 | 33 | 86.84 |
| Total Bits | 806 | 773 | 95.91 |
| Total Bits 0->1 | 403 | 387 | 96.03 |
| Total Bits 1->0 | 403 | 386 | 95.78 |
| Ports | 38 | 33 | 86.84 |
| Port Bits | 806 | 773 | 95.91 |
| Port Bits 0->1 | 403 | 387 | 96.03 |
| Port Bits 1->0 | 403 | 386 | 95.78 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT | |
| rst_ni | Yes | Yes | T5,T6,T15 | Yes | T4,T5,T6 | INPUT | |
| test_en_i | No | No | No | INPUT | |||
| ram_cfg_i.rf_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| ram_cfg_i.rf_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| ram_cfg_i.rf_cfg.test | No | No | No | INPUT | |||
| ram_cfg_i.ram_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| ram_cfg_i.ram_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| ram_cfg_i.ram_cfg.test | No | No | No | INPUT | |||
| hart_id_i[31:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| boot_addr_i[31:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| instr_req_o | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | OUTPUT | |
| instr_gnt_i | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT | |
| instr_rvalid_i | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT | |
| instr_addr_o[1:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| instr_addr_o[16:2] | Yes | Yes | *T4,*T5,*T15 | Yes | T4,T5,T15 | OUTPUT | |
| instr_addr_o[18:17] | No | No | No | OUTPUT | |||
| instr_addr_o[19] | No | No | Yes | T53,T362,T367 | OUTPUT | ||
| instr_addr_o[27:20] | No | No | No | OUTPUT | |||
| instr_addr_o[29:28] | Yes | Yes | *T105,*T173,*T280 | Yes | T105,T173,T280 | OUTPUT | |
| instr_addr_o[31:30] | No | No | No | OUTPUT | |||
| instr_rdata_i[31:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT | |
| instr_rdata_intg_i[6:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT | |
| instr_err_i | Yes | Yes | T64,T223,T102 | Yes | T64,T223,T102 | INPUT | |
| data_req_o | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | OUTPUT | |
| data_gnt_i | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT | |
| data_rvalid_i | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT | |
| data_we_o | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | OUTPUT | |
| data_be_o[3:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | OUTPUT | |
| data_addr_o[1:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| data_addr_o[31:2] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | OUTPUT | |
| data_wdata_o[31:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | OUTPUT | |
| data_wdata_intg_o[6:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | OUTPUT | |
| data_rdata_i[31:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT | |
| data_rdata_intg_i[6:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT | |
| data_err_i | Yes | Yes | T5,T16,T64 | Yes | T5,T16,T64 | INPUT | |
| irq_software_i | Yes | Yes | T204,T248,T249 | Yes | T204,T248,T249 | INPUT | |
| irq_timer_i | Yes | Yes | T250,T153,T154 | Yes | T250,T153,T154 | INPUT | |
| irq_external_i | Yes | Yes | T4,T5,T16 | Yes | T4,T5,T16 | INPUT | |
| irq_fast_i[14:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| irq_nm_i | Yes | Yes | T5,T16,T64 | Yes | T5,T16,T64 | INPUT | |
| scramble_key_valid_i | Yes | Yes | T181,T182,T184 | Yes | T181,T182,T184 | INPUT | |
| scramble_key_i[127:0] | Yes | Yes | T4,T5,T89 | Yes | T5,T16,T52 | INPUT | |
| scramble_nonce_i[63:0] | Yes | Yes | T5,T90,T91 | Yes | T4,T5,T88 | INPUT | |
| scramble_req_o | Yes | Yes | T181,T182,T183 | Yes | T181,T182,T183 | OUTPUT | |
| debug_req_i | Yes | Yes | T69,T80,T253 | Yes | T69,T80,T253 | INPUT | |
| crash_dump_o.exception_addr[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| crash_dump_o.exception_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| crash_dump_o.last_data_addr[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| crash_dump_o.next_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| crash_dump_o.current_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| double_fault_seen_o | Yes | Yes | T242,T243,T244 | Yes | T242,T243,T244 | OUTPUT | |
| fetch_enable_i[3:0] | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT | |
| alert_minor_o | No | No | No | OUTPUT | |||
| alert_major_internal_o | Yes | Yes | T368,T369 | Yes | T368,T369 | OUTPUT | |
| alert_major_bus_o | Yes | Yes | T114,T115,T104 | Yes | T114,T115,T104 | OUTPUT | |
| core_sleep_o | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT | |
| scan_rst_ni | Unreachable | Unreachable | Unreachable | INPUT |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |