Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T7,T2,T8 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T7,T2 |
| 1 | 1 | Covered | T1,T7,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T9 |
| 1 | 0 | Covered | T1,T7,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T7,T2 |
| 1 | 1 | Covered | T1,T7,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T3,T9 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T2,T3,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T2,T3 |
| 1 | - | Covered | T1,T3,T9 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2680670 |
0 |
0 |
| T1 |
330134 |
699 |
0 |
0 |
| T2 |
2015816 |
1790 |
0 |
0 |
| T3 |
308168 |
2471 |
0 |
0 |
| T7 |
33805 |
0 |
0 |
0 |
| T9 |
371760 |
437 |
0 |
0 |
| T11 |
0 |
1530 |
0 |
0 |
| T12 |
0 |
821 |
0 |
0 |
| T13 |
0 |
1681 |
0 |
0 |
| T14 |
0 |
1537 |
0 |
0 |
| T51 |
603544 |
0 |
0 |
0 |
| T62 |
103456 |
0 |
0 |
0 |
| T69 |
82888 |
0 |
0 |
0 |
| T99 |
0 |
730 |
0 |
0 |
| T100 |
0 |
905 |
0 |
0 |
| T101 |
445244 |
0 |
0 |
0 |
| T102 |
115030 |
0 |
0 |
0 |
| T103 |
432808 |
0 |
0 |
0 |
| T104 |
75926 |
0 |
0 |
0 |
| T105 |
129908 |
0 |
0 |
0 |
| T106 |
33372 |
0 |
0 |
0 |
| T140 |
0 |
19734 |
0 |
0 |
| T141 |
0 |
17048 |
0 |
0 |
| T142 |
0 |
940 |
0 |
0 |
| T215 |
0 |
246 |
0 |
0 |
| T225 |
2685144 |
0 |
0 |
0 |
| T233 |
2083128 |
0 |
0 |
0 |
| T267 |
2410888 |
0 |
0 |
0 |
| T281 |
487088 |
0 |
0 |
0 |
| T340 |
664416 |
0 |
0 |
0 |
| T363 |
0 |
9795 |
0 |
0 |
| T380 |
0 |
1527 |
0 |
0 |
| T381 |
0 |
79142 |
0 |
0 |
| T382 |
0 |
4179 |
0 |
0 |
| T383 |
0 |
707 |
0 |
0 |
| T384 |
0 |
837 |
0 |
0 |
| T385 |
0 |
746 |
0 |
0 |
| T386 |
2469192 |
0 |
0 |
0 |
| T387 |
171384 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
44929875 |
39536750 |
0 |
0 |
| T4 |
16700 |
12350 |
0 |
0 |
| T5 |
20175 |
15850 |
0 |
0 |
| T6 |
10300 |
4475 |
0 |
0 |
| T15 |
27275 |
22950 |
0 |
0 |
| T16 |
20100 |
15750 |
0 |
0 |
| T61 |
14750 |
10400 |
0 |
0 |
| T88 |
13125 |
8800 |
0 |
0 |
| T89 |
11775 |
7475 |
0 |
0 |
| T90 |
30200 |
28625 |
0 |
0 |
| T91 |
9250 |
4925 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6536 |
0 |
0 |
| T1 |
330134 |
2 |
0 |
0 |
| T2 |
2015816 |
3 |
0 |
0 |
| T3 |
308168 |
6 |
0 |
0 |
| T7 |
33805 |
0 |
0 |
0 |
| T9 |
371760 |
0 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T51 |
603544 |
0 |
0 |
0 |
| T62 |
103456 |
0 |
0 |
0 |
| T69 |
82888 |
0 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
445244 |
0 |
0 |
0 |
| T102 |
115030 |
0 |
0 |
0 |
| T103 |
432808 |
0 |
0 |
0 |
| T104 |
75926 |
0 |
0 |
0 |
| T105 |
129908 |
0 |
0 |
0 |
| T106 |
33372 |
0 |
0 |
0 |
| T140 |
0 |
35 |
0 |
0 |
| T141 |
0 |
27 |
0 |
0 |
| T142 |
0 |
2 |
0 |
0 |
| T215 |
0 |
1 |
0 |
0 |
| T225 |
2685144 |
0 |
0 |
0 |
| T233 |
2083128 |
0 |
0 |
0 |
| T267 |
2410888 |
0 |
0 |
0 |
| T281 |
487088 |
0 |
0 |
0 |
| T340 |
664416 |
0 |
0 |
0 |
| T363 |
0 |
20 |
0 |
0 |
| T380 |
0 |
4 |
0 |
0 |
| T381 |
0 |
128 |
0 |
0 |
| T382 |
0 |
8 |
0 |
0 |
| T383 |
0 |
1 |
0 |
0 |
| T384 |
0 |
1 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
2469192 |
0 |
0 |
0 |
| T387 |
171384 |
0 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
1120225 |
1110325 |
0 |
0 |
| T5 |
1719025 |
1697825 |
0 |
0 |
| T6 |
361525 |
335025 |
0 |
0 |
| T15 |
2293000 |
2280250 |
0 |
0 |
| T16 |
1368425 |
1358425 |
0 |
0 |
| T61 |
959400 |
947725 |
0 |
0 |
| T88 |
745050 |
736800 |
0 |
0 |
| T89 |
748250 |
734725 |
0 |
0 |
| T90 |
3310500 |
3296275 |
0 |
0 |
| T91 |
430600 |
419075 |
0 |
0 |