Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
310 |
0 |
0 |
T1 |
380 |
2 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T101 |
1046 |
0 |
0 |
0 |
T102 |
444 |
0 |
0 |
0 |
T103 |
921 |
0 |
0 |
0 |
T104 |
472 |
0 |
0 |
0 |
T105 |
1371 |
0 |
0 |
0 |
T106 |
1581 |
0 |
0 |
0 |
T107 |
999 |
0 |
0 |
0 |
T108 |
588 |
0 |
0 |
0 |
T109 |
343 |
0 |
0 |
0 |
T143 |
0 |
16 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T375 |
0 |
9 |
0 |
0 |
T376 |
0 |
10 |
0 |
0 |
T377 |
0 |
10 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
310 |
0 |
0 |
T1 |
23857 |
2 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T101 |
88948 |
0 |
0 |
0 |
T102 |
21202 |
0 |
0 |
0 |
T103 |
71169 |
0 |
0 |
0 |
T104 |
25651 |
0 |
0 |
0 |
T105 |
119630 |
0 |
0 |
0 |
T106 |
151097 |
0 |
0 |
0 |
T107 |
62905 |
0 |
0 |
0 |
T108 |
38109 |
0 |
0 |
0 |
T109 |
19061 |
0 |
0 |
0 |
T143 |
0 |
16 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T375 |
0 |
9 |
0 |
0 |
T376 |
0 |
10 |
0 |
0 |
T377 |
0 |
10 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T1,T2,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
310 |
0 |
0 |
T1 |
23857 |
2 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T101 |
88948 |
0 |
0 |
0 |
T102 |
21202 |
0 |
0 |
0 |
T103 |
71169 |
0 |
0 |
0 |
T104 |
25651 |
0 |
0 |
0 |
T105 |
119630 |
0 |
0 |
0 |
T106 |
151097 |
0 |
0 |
0 |
T107 |
62905 |
0 |
0 |
0 |
T108 |
38109 |
0 |
0 |
0 |
T109 |
19061 |
0 |
0 |
0 |
T143 |
0 |
16 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T375 |
0 |
9 |
0 |
0 |
T376 |
0 |
10 |
0 |
0 |
T377 |
0 |
10 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
310 |
0 |
0 |
T1 |
380 |
2 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T101 |
1046 |
0 |
0 |
0 |
T102 |
444 |
0 |
0 |
0 |
T103 |
921 |
0 |
0 |
0 |
T104 |
472 |
0 |
0 |
0 |
T105 |
1371 |
0 |
0 |
0 |
T106 |
1581 |
0 |
0 |
0 |
T107 |
999 |
0 |
0 |
0 |
T108 |
588 |
0 |
0 |
0 |
T109 |
343 |
0 |
0 |
0 |
T143 |
0 |
16 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T375 |
0 |
9 |
0 |
0 |
T376 |
0 |
10 |
0 |
0 |
T377 |
0 |
10 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
296 |
0 |
0 |
T143 |
6160 |
12 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
8 |
0 |
0 |
T376 |
5763 |
10 |
0 |
0 |
T377 |
2964 |
7 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
6 |
0 |
0 |
T413 |
12041 |
62 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
296 |
0 |
0 |
T143 |
708338 |
12 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
8 |
0 |
0 |
T376 |
630878 |
10 |
0 |
0 |
T377 |
318507 |
7 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
6 |
0 |
0 |
T413 |
141662 |
62 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
296 |
0 |
0 |
T143 |
708338 |
12 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
8 |
0 |
0 |
T376 |
630878 |
10 |
0 |
0 |
T377 |
318507 |
7 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
6 |
0 |
0 |
T413 |
141662 |
62 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
296 |
0 |
0 |
T143 |
6160 |
12 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
8 |
0 |
0 |
T376 |
5763 |
10 |
0 |
0 |
T377 |
2964 |
7 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
6 |
0 |
0 |
T413 |
12041 |
62 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
272 |
0 |
0 |
T143 |
6160 |
7 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
2 |
0 |
0 |
T376 |
5763 |
8 |
0 |
0 |
T377 |
2964 |
5 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
10 |
0 |
0 |
T413 |
12041 |
62 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
272 |
0 |
0 |
T143 |
708338 |
7 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
2 |
0 |
0 |
T376 |
630878 |
8 |
0 |
0 |
T377 |
318507 |
5 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
10 |
0 |
0 |
T413 |
141662 |
62 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
272 |
0 |
0 |
T143 |
708338 |
7 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
2 |
0 |
0 |
T376 |
630878 |
8 |
0 |
0 |
T377 |
318507 |
5 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
10 |
0 |
0 |
T413 |
141662 |
62 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
272 |
0 |
0 |
T143 |
6160 |
7 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
2 |
0 |
0 |
T376 |
5763 |
8 |
0 |
0 |
T377 |
2964 |
5 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
10 |
0 |
0 |
T413 |
12041 |
62 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T78,T375 |
1 | 0 | Covered | T10,T78,T375 |
1 | 1 | Covered | T10,T375,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T78,T375 |
1 | 0 | Covered | T10,T375,T143 |
1 | 1 | Covered | T10,T78,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
308 |
0 |
0 |
T10 |
466 |
2 |
0 |
0 |
T143 |
0 |
13 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T173 |
869 |
0 |
0 |
0 |
T258 |
522 |
0 |
0 |
0 |
T375 |
0 |
11 |
0 |
0 |
T376 |
0 |
13 |
0 |
0 |
T377 |
0 |
9 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
10 |
0 |
0 |
T416 |
380 |
0 |
0 |
0 |
T417 |
358 |
0 |
0 |
0 |
T418 |
592 |
0 |
0 |
0 |
T419 |
1860 |
0 |
0 |
0 |
T420 |
792 |
0 |
0 |
0 |
T421 |
3588 |
0 |
0 |
0 |
T422 |
734 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
309 |
0 |
0 |
T10 |
24853 |
3 |
0 |
0 |
T143 |
0 |
13 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T173 |
52312 |
0 |
0 |
0 |
T258 |
29346 |
0 |
0 |
0 |
T375 |
0 |
11 |
0 |
0 |
T376 |
0 |
13 |
0 |
0 |
T377 |
0 |
9 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
10 |
0 |
0 |
T416 |
15104 |
0 |
0 |
0 |
T417 |
20177 |
0 |
0 |
0 |
T418 |
51906 |
0 |
0 |
0 |
T419 |
101008 |
0 |
0 |
0 |
T420 |
67405 |
0 |
0 |
0 |
T421 |
400981 |
0 |
0 |
0 |
T422 |
61204 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T78,T375 |
1 | 0 | Covered | T10,T78,T375 |
1 | 1 | Covered | T10,T375,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T78,T375 |
1 | 0 | Covered | T10,T375,T143 |
1 | 1 | Covered | T10,T78,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
308 |
0 |
0 |
T10 |
24853 |
2 |
0 |
0 |
T143 |
0 |
13 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T173 |
52312 |
0 |
0 |
0 |
T258 |
29346 |
0 |
0 |
0 |
T375 |
0 |
11 |
0 |
0 |
T376 |
0 |
13 |
0 |
0 |
T377 |
0 |
9 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
10 |
0 |
0 |
T416 |
15104 |
0 |
0 |
0 |
T417 |
20177 |
0 |
0 |
0 |
T418 |
51906 |
0 |
0 |
0 |
T419 |
101008 |
0 |
0 |
0 |
T420 |
67405 |
0 |
0 |
0 |
T421 |
400981 |
0 |
0 |
0 |
T422 |
61204 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
308 |
0 |
0 |
T10 |
466 |
2 |
0 |
0 |
T143 |
0 |
13 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T173 |
869 |
0 |
0 |
0 |
T258 |
522 |
0 |
0 |
0 |
T375 |
0 |
11 |
0 |
0 |
T376 |
0 |
13 |
0 |
0 |
T377 |
0 |
9 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
10 |
0 |
0 |
T416 |
380 |
0 |
0 |
0 |
T417 |
358 |
0 |
0 |
0 |
T418 |
592 |
0 |
0 |
0 |
T419 |
1860 |
0 |
0 |
0 |
T420 |
792 |
0 |
0 |
0 |
T421 |
3588 |
0 |
0 |
0 |
T422 |
734 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T78,T375 |
1 | 0 | Covered | T8,T78,T375 |
1 | 1 | Covered | T8,T375,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T78,T375 |
1 | 0 | Covered | T8,T375,T143 |
1 | 1 | Covered | T8,T78,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
260 |
0 |
0 |
T8 |
508 |
2 |
0 |
0 |
T70 |
912 |
0 |
0 |
0 |
T136 |
795 |
0 |
0 |
0 |
T143 |
0 |
9 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T146 |
3229 |
0 |
0 |
0 |
T166 |
9598 |
0 |
0 |
0 |
T171 |
774 |
0 |
0 |
0 |
T204 |
454 |
0 |
0 |
0 |
T252 |
394 |
0 |
0 |
0 |
T276 |
1014 |
0 |
0 |
0 |
T375 |
0 |
10 |
0 |
0 |
T376 |
0 |
14 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
7 |
0 |
0 |
T413 |
0 |
62 |
0 |
0 |
T423 |
2852 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
261 |
0 |
0 |
T8 |
21744 |
3 |
0 |
0 |
T70 |
35068 |
0 |
0 |
0 |
T136 |
35173 |
0 |
0 |
0 |
T143 |
0 |
9 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T146 |
360973 |
0 |
0 |
0 |
T166 |
101843 |
0 |
0 |
0 |
T171 |
56649 |
0 |
0 |
0 |
T204 |
22963 |
0 |
0 |
0 |
T252 |
26304 |
0 |
0 |
0 |
T276 |
64120 |
0 |
0 |
0 |
T375 |
0 |
10 |
0 |
0 |
T376 |
0 |
14 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
7 |
0 |
0 |
T413 |
0 |
62 |
0 |
0 |
T423 |
310721 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T78,T375 |
1 | 0 | Covered | T8,T78,T375 |
1 | 1 | Covered | T8,T375,T143 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T78,T375 |
1 | 0 | Covered | T8,T375,T143 |
1 | 1 | Covered | T8,T78,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
260 |
0 |
0 |
T8 |
21744 |
2 |
0 |
0 |
T70 |
35068 |
0 |
0 |
0 |
T136 |
35173 |
0 |
0 |
0 |
T143 |
0 |
9 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T146 |
360973 |
0 |
0 |
0 |
T166 |
101843 |
0 |
0 |
0 |
T171 |
56649 |
0 |
0 |
0 |
T204 |
22963 |
0 |
0 |
0 |
T252 |
26304 |
0 |
0 |
0 |
T276 |
64120 |
0 |
0 |
0 |
T375 |
0 |
10 |
0 |
0 |
T376 |
0 |
14 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
7 |
0 |
0 |
T413 |
0 |
62 |
0 |
0 |
T423 |
310721 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
260 |
0 |
0 |
T8 |
508 |
2 |
0 |
0 |
T70 |
912 |
0 |
0 |
0 |
T136 |
795 |
0 |
0 |
0 |
T143 |
0 |
9 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T146 |
3229 |
0 |
0 |
0 |
T166 |
9598 |
0 |
0 |
0 |
T171 |
774 |
0 |
0 |
0 |
T204 |
454 |
0 |
0 |
0 |
T252 |
394 |
0 |
0 |
0 |
T276 |
1014 |
0 |
0 |
0 |
T375 |
0 |
10 |
0 |
0 |
T376 |
0 |
14 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
7 |
0 |
0 |
T413 |
0 |
62 |
0 |
0 |
T423 |
2852 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T12 |
1 | 0 | Covered | T3,T9,T12 |
1 | 1 | Covered | T3,T9,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T12 |
1 | 0 | Covered | T3,T9,T12 |
1 | 1 | Covered | T3,T9,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
335 |
0 |
0 |
T3 |
1242 |
2 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T30 |
4205 |
0 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T159 |
9374 |
0 |
0 |
0 |
T183 |
1791 |
0 |
0 |
0 |
T323 |
1502 |
0 |
0 |
0 |
T356 |
731 |
0 |
0 |
0 |
T400 |
876 |
0 |
0 |
0 |
T408 |
0 |
2 |
0 |
0 |
T409 |
0 |
2 |
0 |
0 |
T424 |
0 |
4 |
0 |
0 |
T425 |
393 |
0 |
0 |
0 |
T426 |
308 |
0 |
0 |
0 |
T427 |
881 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
336 |
0 |
0 |
T3 |
46177 |
2 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T14 |
0 |
3 |
0 |
0 |
T30 |
254519 |
0 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T159 |
992352 |
0 |
0 |
0 |
T183 |
85092 |
0 |
0 |
0 |
T323 |
156909 |
0 |
0 |
0 |
T356 |
46825 |
0 |
0 |
0 |
T400 |
84653 |
0 |
0 |
0 |
T408 |
0 |
2 |
0 |
0 |
T409 |
0 |
2 |
0 |
0 |
T424 |
0 |
4 |
0 |
0 |
T425 |
23179 |
0 |
0 |
0 |
T426 |
11080 |
0 |
0 |
0 |
T427 |
60077 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T12 |
1 | 0 | Covered | T3,T9,T12 |
1 | 1 | Covered | T3,T9,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T12 |
1 | 0 | Covered | T3,T9,T12 |
1 | 1 | Covered | T3,T9,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
335 |
0 |
0 |
T3 |
46177 |
2 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T30 |
254519 |
0 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T159 |
992352 |
0 |
0 |
0 |
T183 |
85092 |
0 |
0 |
0 |
T323 |
156909 |
0 |
0 |
0 |
T356 |
46825 |
0 |
0 |
0 |
T400 |
84653 |
0 |
0 |
0 |
T408 |
0 |
2 |
0 |
0 |
T409 |
0 |
2 |
0 |
0 |
T424 |
0 |
4 |
0 |
0 |
T425 |
23179 |
0 |
0 |
0 |
T426 |
11080 |
0 |
0 |
0 |
T427 |
60077 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
335 |
0 |
0 |
T3 |
1242 |
2 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T30 |
4205 |
0 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T159 |
9374 |
0 |
0 |
0 |
T183 |
1791 |
0 |
0 |
0 |
T323 |
1502 |
0 |
0 |
0 |
T356 |
731 |
0 |
0 |
0 |
T400 |
876 |
0 |
0 |
0 |
T408 |
0 |
2 |
0 |
0 |
T409 |
0 |
2 |
0 |
0 |
T424 |
0 |
4 |
0 |
0 |
T425 |
393 |
0 |
0 |
0 |
T426 |
308 |
0 |
0 |
0 |
T427 |
881 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
286 |
0 |
0 |
T143 |
6160 |
13 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
4 |
0 |
0 |
T376 |
5763 |
9 |
0 |
0 |
T377 |
2964 |
5 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
12 |
0 |
0 |
T413 |
12041 |
62 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
286 |
0 |
0 |
T143 |
708338 |
13 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
4 |
0 |
0 |
T376 |
630878 |
9 |
0 |
0 |
T377 |
318507 |
5 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
12 |
0 |
0 |
T413 |
141662 |
62 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
286 |
0 |
0 |
T143 |
708338 |
13 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
4 |
0 |
0 |
T376 |
630878 |
9 |
0 |
0 |
T377 |
318507 |
5 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
12 |
0 |
0 |
T413 |
141662 |
62 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
286 |
0 |
0 |
T143 |
6160 |
13 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
4 |
0 |
0 |
T376 |
5763 |
9 |
0 |
0 |
T377 |
2964 |
5 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
12 |
0 |
0 |
T413 |
12041 |
62 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
275 |
0 |
0 |
T143 |
6160 |
5 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
8 |
0 |
0 |
T376 |
5763 |
19 |
0 |
0 |
T377 |
2964 |
7 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
17 |
0 |
0 |
T413 |
12041 |
62 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
275 |
0 |
0 |
T143 |
708338 |
5 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
8 |
0 |
0 |
T376 |
630878 |
19 |
0 |
0 |
T377 |
318507 |
7 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
17 |
0 |
0 |
T413 |
141662 |
62 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
275 |
0 |
0 |
T143 |
708338 |
5 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
8 |
0 |
0 |
T376 |
630878 |
19 |
0 |
0 |
T377 |
318507 |
7 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
17 |
0 |
0 |
T413 |
141662 |
62 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
275 |
0 |
0 |
T143 |
6160 |
5 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
8 |
0 |
0 |
T376 |
5763 |
19 |
0 |
0 |
T377 |
2964 |
7 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
17 |
0 |
0 |
T413 |
12041 |
62 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T1,T2,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
297 |
0 |
0 |
T1 |
380 |
1 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T101 |
1046 |
0 |
0 |
0 |
T102 |
444 |
0 |
0 |
0 |
T103 |
921 |
0 |
0 |
0 |
T104 |
472 |
0 |
0 |
0 |
T105 |
1371 |
0 |
0 |
0 |
T106 |
1581 |
0 |
0 |
0 |
T107 |
999 |
0 |
0 |
0 |
T108 |
588 |
0 |
0 |
0 |
T109 |
343 |
0 |
0 |
0 |
T143 |
0 |
10 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T375 |
0 |
8 |
0 |
0 |
T376 |
0 |
10 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
297 |
0 |
0 |
T1 |
23857 |
1 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T101 |
88948 |
0 |
0 |
0 |
T102 |
21202 |
0 |
0 |
0 |
T103 |
71169 |
0 |
0 |
0 |
T104 |
25651 |
0 |
0 |
0 |
T105 |
119630 |
0 |
0 |
0 |
T106 |
151097 |
0 |
0 |
0 |
T107 |
62905 |
0 |
0 |
0 |
T108 |
38109 |
0 |
0 |
0 |
T109 |
19061 |
0 |
0 |
0 |
T143 |
0 |
10 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T375 |
0 |
8 |
0 |
0 |
T376 |
0 |
10 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T1,T2,T11 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T11 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T1,T2,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
297 |
0 |
0 |
T1 |
23857 |
1 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T101 |
88948 |
0 |
0 |
0 |
T102 |
21202 |
0 |
0 |
0 |
T103 |
71169 |
0 |
0 |
0 |
T104 |
25651 |
0 |
0 |
0 |
T105 |
119630 |
0 |
0 |
0 |
T106 |
151097 |
0 |
0 |
0 |
T107 |
62905 |
0 |
0 |
0 |
T108 |
38109 |
0 |
0 |
0 |
T109 |
19061 |
0 |
0 |
0 |
T143 |
0 |
10 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T375 |
0 |
8 |
0 |
0 |
T376 |
0 |
10 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
297 |
0 |
0 |
T1 |
380 |
1 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T101 |
1046 |
0 |
0 |
0 |
T102 |
444 |
0 |
0 |
0 |
T103 |
921 |
0 |
0 |
0 |
T104 |
472 |
0 |
0 |
0 |
T105 |
1371 |
0 |
0 |
0 |
T106 |
1581 |
0 |
0 |
0 |
T107 |
999 |
0 |
0 |
0 |
T108 |
588 |
0 |
0 |
0 |
T109 |
343 |
0 |
0 |
0 |
T143 |
0 |
10 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T375 |
0 |
8 |
0 |
0 |
T376 |
0 |
10 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
274 |
0 |
0 |
T143 |
6160 |
12 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
7 |
0 |
0 |
T376 |
5763 |
8 |
0 |
0 |
T377 |
2964 |
7 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
14 |
0 |
0 |
T413 |
12041 |
64 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
275 |
0 |
0 |
T143 |
708338 |
12 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
8 |
0 |
0 |
T376 |
630878 |
8 |
0 |
0 |
T377 |
318507 |
7 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
14 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
274 |
0 |
0 |
T143 |
708338 |
12 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
7 |
0 |
0 |
T376 |
630878 |
8 |
0 |
0 |
T377 |
318507 |
7 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
14 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
274 |
0 |
0 |
T143 |
6160 |
12 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
7 |
0 |
0 |
T376 |
5763 |
8 |
0 |
0 |
T377 |
2964 |
7 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
14 |
0 |
0 |
T413 |
12041 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
337 |
0 |
0 |
T143 |
6160 |
7 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
6 |
0 |
0 |
T376 |
5763 |
11 |
0 |
0 |
T377 |
2964 |
2 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
16 |
0 |
0 |
T413 |
12041 |
64 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
337 |
0 |
0 |
T143 |
708338 |
7 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
6 |
0 |
0 |
T376 |
630878 |
11 |
0 |
0 |
T377 |
318507 |
2 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
16 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
337 |
0 |
0 |
T143 |
708338 |
7 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
6 |
0 |
0 |
T376 |
630878 |
11 |
0 |
0 |
T377 |
318507 |
2 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
16 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
337 |
0 |
0 |
T143 |
6160 |
7 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
6 |
0 |
0 |
T376 |
5763 |
11 |
0 |
0 |
T377 |
2964 |
2 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
16 |
0 |
0 |
T413 |
12041 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T78,T375 |
1 | 0 | Covered | T10,T78,T375 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T78,T375 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T10,T78,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
310 |
0 |
0 |
T10 |
466 |
1 |
0 |
0 |
T143 |
0 |
15 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T173 |
869 |
0 |
0 |
0 |
T258 |
522 |
0 |
0 |
0 |
T375 |
0 |
7 |
0 |
0 |
T376 |
0 |
8 |
0 |
0 |
T377 |
0 |
7 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
5 |
0 |
0 |
T416 |
380 |
0 |
0 |
0 |
T417 |
358 |
0 |
0 |
0 |
T418 |
592 |
0 |
0 |
0 |
T419 |
1860 |
0 |
0 |
0 |
T420 |
792 |
0 |
0 |
0 |
T421 |
3588 |
0 |
0 |
0 |
T422 |
734 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
310 |
0 |
0 |
T10 |
24853 |
1 |
0 |
0 |
T143 |
0 |
15 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T173 |
52312 |
0 |
0 |
0 |
T258 |
29346 |
0 |
0 |
0 |
T375 |
0 |
7 |
0 |
0 |
T376 |
0 |
8 |
0 |
0 |
T377 |
0 |
7 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
5 |
0 |
0 |
T416 |
15104 |
0 |
0 |
0 |
T417 |
20177 |
0 |
0 |
0 |
T418 |
51906 |
0 |
0 |
0 |
T419 |
101008 |
0 |
0 |
0 |
T420 |
67405 |
0 |
0 |
0 |
T421 |
400981 |
0 |
0 |
0 |
T422 |
61204 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T78,T375 |
1 | 0 | Covered | T10,T78,T375 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T78,T375 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T10,T78,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
310 |
0 |
0 |
T10 |
24853 |
1 |
0 |
0 |
T143 |
0 |
15 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T173 |
52312 |
0 |
0 |
0 |
T258 |
29346 |
0 |
0 |
0 |
T375 |
0 |
7 |
0 |
0 |
T376 |
0 |
8 |
0 |
0 |
T377 |
0 |
7 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
5 |
0 |
0 |
T416 |
15104 |
0 |
0 |
0 |
T417 |
20177 |
0 |
0 |
0 |
T418 |
51906 |
0 |
0 |
0 |
T419 |
101008 |
0 |
0 |
0 |
T420 |
67405 |
0 |
0 |
0 |
T421 |
400981 |
0 |
0 |
0 |
T422 |
61204 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
310 |
0 |
0 |
T10 |
466 |
1 |
0 |
0 |
T143 |
0 |
15 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T173 |
869 |
0 |
0 |
0 |
T258 |
522 |
0 |
0 |
0 |
T375 |
0 |
7 |
0 |
0 |
T376 |
0 |
8 |
0 |
0 |
T377 |
0 |
7 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
5 |
0 |
0 |
T416 |
380 |
0 |
0 |
0 |
T417 |
358 |
0 |
0 |
0 |
T418 |
592 |
0 |
0 |
0 |
T419 |
1860 |
0 |
0 |
0 |
T420 |
792 |
0 |
0 |
0 |
T421 |
3588 |
0 |
0 |
0 |
T422 |
734 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T78,T375 |
1 | 0 | Covered | T8,T78,T375 |
1 | 1 | Covered | T143,T376,T377 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T78,T375 |
1 | 0 | Covered | T143,T376,T377 |
1 | 1 | Covered | T8,T78,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
292 |
0 |
0 |
T8 |
508 |
1 |
0 |
0 |
T70 |
912 |
0 |
0 |
0 |
T136 |
795 |
0 |
0 |
0 |
T143 |
0 |
3 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T146 |
3229 |
0 |
0 |
0 |
T166 |
9598 |
0 |
0 |
0 |
T171 |
774 |
0 |
0 |
0 |
T204 |
454 |
0 |
0 |
0 |
T252 |
394 |
0 |
0 |
0 |
T276 |
1014 |
0 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
11 |
0 |
0 |
T377 |
0 |
10 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
8 |
0 |
0 |
T423 |
2852 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
292 |
0 |
0 |
T8 |
21744 |
1 |
0 |
0 |
T70 |
35068 |
0 |
0 |
0 |
T136 |
35173 |
0 |
0 |
0 |
T143 |
0 |
3 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T146 |
360973 |
0 |
0 |
0 |
T166 |
101843 |
0 |
0 |
0 |
T171 |
56649 |
0 |
0 |
0 |
T204 |
22963 |
0 |
0 |
0 |
T252 |
26304 |
0 |
0 |
0 |
T276 |
64120 |
0 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
11 |
0 |
0 |
T377 |
0 |
10 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
8 |
0 |
0 |
T423 |
310721 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T78,T375 |
1 | 0 | Covered | T8,T78,T375 |
1 | 1 | Covered | T143,T376,T377 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T78,T375 |
1 | 0 | Covered | T143,T376,T377 |
1 | 1 | Covered | T8,T78,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
292 |
0 |
0 |
T8 |
21744 |
1 |
0 |
0 |
T70 |
35068 |
0 |
0 |
0 |
T136 |
35173 |
0 |
0 |
0 |
T143 |
0 |
3 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T146 |
360973 |
0 |
0 |
0 |
T166 |
101843 |
0 |
0 |
0 |
T171 |
56649 |
0 |
0 |
0 |
T204 |
22963 |
0 |
0 |
0 |
T252 |
26304 |
0 |
0 |
0 |
T276 |
64120 |
0 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
11 |
0 |
0 |
T377 |
0 |
10 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
8 |
0 |
0 |
T423 |
310721 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
292 |
0 |
0 |
T8 |
508 |
1 |
0 |
0 |
T70 |
912 |
0 |
0 |
0 |
T136 |
795 |
0 |
0 |
0 |
T143 |
0 |
3 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T146 |
3229 |
0 |
0 |
0 |
T166 |
9598 |
0 |
0 |
0 |
T171 |
774 |
0 |
0 |
0 |
T204 |
454 |
0 |
0 |
0 |
T252 |
394 |
0 |
0 |
0 |
T276 |
1014 |
0 |
0 |
0 |
T375 |
0 |
1 |
0 |
0 |
T376 |
0 |
11 |
0 |
0 |
T377 |
0 |
10 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
8 |
0 |
0 |
T423 |
2852 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T12 |
1 | 0 | Covered | T3,T9,T12 |
1 | 1 | Covered | T9,T13,T424 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T12 |
1 | 0 | Covered | T9,T13,T424 |
1 | 1 | Covered | T3,T9,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
266 |
0 |
0 |
T3 |
1242 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T30 |
4205 |
0 |
0 |
0 |
T99 |
0 |
1 |
0 |
0 |
T100 |
0 |
1 |
0 |
0 |
T159 |
9374 |
0 |
0 |
0 |
T183 |
1791 |
0 |
0 |
0 |
T323 |
1502 |
0 |
0 |
0 |
T356 |
731 |
0 |
0 |
0 |
T400 |
876 |
0 |
0 |
0 |
T408 |
0 |
1 |
0 |
0 |
T409 |
0 |
1 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
393 |
0 |
0 |
0 |
T426 |
308 |
0 |
0 |
0 |
T427 |
881 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
266 |
0 |
0 |
T3 |
46177 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T30 |
254519 |
0 |
0 |
0 |
T99 |
0 |
1 |
0 |
0 |
T100 |
0 |
1 |
0 |
0 |
T159 |
992352 |
0 |
0 |
0 |
T183 |
85092 |
0 |
0 |
0 |
T323 |
156909 |
0 |
0 |
0 |
T356 |
46825 |
0 |
0 |
0 |
T400 |
84653 |
0 |
0 |
0 |
T408 |
0 |
1 |
0 |
0 |
T409 |
0 |
1 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
23179 |
0 |
0 |
0 |
T426 |
11080 |
0 |
0 |
0 |
T427 |
60077 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T12 |
1 | 0 | Covered | T3,T9,T12 |
1 | 1 | Covered | T9,T13,T424 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T3,T9,T12 |
1 | 0 | Covered | T9,T13,T424 |
1 | 1 | Covered | T3,T9,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
266 |
0 |
0 |
T3 |
46177 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T30 |
254519 |
0 |
0 |
0 |
T99 |
0 |
1 |
0 |
0 |
T100 |
0 |
1 |
0 |
0 |
T159 |
992352 |
0 |
0 |
0 |
T183 |
85092 |
0 |
0 |
0 |
T323 |
156909 |
0 |
0 |
0 |
T356 |
46825 |
0 |
0 |
0 |
T400 |
84653 |
0 |
0 |
0 |
T408 |
0 |
1 |
0 |
0 |
T409 |
0 |
1 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
23179 |
0 |
0 |
0 |
T426 |
11080 |
0 |
0 |
0 |
T427 |
60077 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
266 |
0 |
0 |
T3 |
1242 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T30 |
4205 |
0 |
0 |
0 |
T99 |
0 |
1 |
0 |
0 |
T100 |
0 |
1 |
0 |
0 |
T159 |
9374 |
0 |
0 |
0 |
T183 |
1791 |
0 |
0 |
0 |
T323 |
1502 |
0 |
0 |
0 |
T356 |
731 |
0 |
0 |
0 |
T400 |
876 |
0 |
0 |
0 |
T408 |
0 |
1 |
0 |
0 |
T409 |
0 |
1 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
393 |
0 |
0 |
0 |
T426 |
308 |
0 |
0 |
0 |
T427 |
881 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
287 |
0 |
0 |
T143 |
6160 |
9 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
4 |
0 |
0 |
T376 |
5763 |
6 |
0 |
0 |
T377 |
2964 |
6 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
12 |
0 |
0 |
T413 |
12041 |
64 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
288 |
0 |
0 |
T143 |
708338 |
9 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
4 |
0 |
0 |
T376 |
630878 |
7 |
0 |
0 |
T377 |
318507 |
6 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
12 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
288 |
0 |
0 |
T143 |
708338 |
9 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
4 |
0 |
0 |
T376 |
630878 |
7 |
0 |
0 |
T377 |
318507 |
6 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
12 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
288 |
0 |
0 |
T143 |
6160 |
9 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
4 |
0 |
0 |
T376 |
5763 |
7 |
0 |
0 |
T377 |
2964 |
6 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
12 |
0 |
0 |
T413 |
12041 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
292 |
0 |
0 |
T143 |
6160 |
8 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
7 |
0 |
0 |
T376 |
5763 |
11 |
0 |
0 |
T377 |
2964 |
5 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
10 |
0 |
0 |
T413 |
12041 |
64 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
292 |
0 |
0 |
T143 |
708338 |
8 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
7 |
0 |
0 |
T376 |
630878 |
11 |
0 |
0 |
T377 |
318507 |
5 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
10 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
292 |
0 |
0 |
T143 |
708338 |
8 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
7 |
0 |
0 |
T376 |
630878 |
11 |
0 |
0 |
T377 |
318507 |
5 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
10 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
292 |
0 |
0 |
T143 |
6160 |
8 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
7 |
0 |
0 |
T376 |
5763 |
11 |
0 |
0 |
T377 |
2964 |
5 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
10 |
0 |
0 |
T413 |
12041 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
295 |
0 |
0 |
T143 |
6160 |
14 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
9 |
0 |
0 |
T376 |
5763 |
3 |
0 |
0 |
T377 |
2964 |
9 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
18 |
0 |
0 |
T413 |
12041 |
64 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
297 |
0 |
0 |
T143 |
708338 |
14 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
9 |
0 |
0 |
T376 |
630878 |
3 |
0 |
0 |
T377 |
318507 |
9 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
18 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
296 |
0 |
0 |
T143 |
708338 |
14 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
9 |
0 |
0 |
T376 |
630878 |
3 |
0 |
0 |
T377 |
318507 |
9 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
18 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
296 |
0 |
0 |
T143 |
6160 |
14 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
9 |
0 |
0 |
T376 |
5763 |
3 |
0 |
0 |
T377 |
2964 |
9 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
18 |
0 |
0 |
T413 |
12041 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T406,T407 |
1 | 0 | Covered | T7,T406,T407 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T406,T407 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T7,T78,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
299 |
0 |
0 |
T143 |
6160 |
6 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
2 |
0 |
0 |
T376 |
5763 |
15 |
0 |
0 |
T377 |
2964 |
6 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
8 |
0 |
0 |
T413 |
12041 |
64 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
302 |
0 |
0 |
T7 |
29351 |
1 |
0 |
0 |
T141 |
42061 |
0 |
0 |
0 |
T143 |
0 |
6 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T147 |
43340 |
0 |
0 |
0 |
T239 |
100076 |
0 |
0 |
0 |
T367 |
37214 |
0 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
15 |
0 |
0 |
T377 |
0 |
6 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T406 |
0 |
1 |
0 |
0 |
T407 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T431 |
11150 |
0 |
0 |
0 |
T432 |
25595 |
0 |
0 |
0 |
T433 |
229148 |
0 |
0 |
0 |
T434 |
26368 |
0 |
0 |
0 |
T435 |
59237 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T78,T375 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T78,T375 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T7,T78,T375 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
300 |
0 |
0 |
T7 |
29351 |
1 |
0 |
0 |
T141 |
42061 |
0 |
0 |
0 |
T143 |
0 |
6 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T147 |
43340 |
0 |
0 |
0 |
T239 |
100076 |
0 |
0 |
0 |
T367 |
37214 |
0 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
15 |
0 |
0 |
T377 |
0 |
6 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
8 |
0 |
0 |
T431 |
11150 |
0 |
0 |
0 |
T432 |
25595 |
0 |
0 |
0 |
T433 |
229148 |
0 |
0 |
0 |
T434 |
26368 |
0 |
0 |
0 |
T435 |
59237 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
300 |
0 |
0 |
T7 |
548 |
1 |
0 |
0 |
T141 |
905 |
0 |
0 |
0 |
T143 |
0 |
6 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T147 |
727 |
0 |
0 |
0 |
T239 |
9378 |
0 |
0 |
0 |
T367 |
556 |
0 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
15 |
0 |
0 |
T377 |
0 |
6 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
T412 |
0 |
8 |
0 |
0 |
T431 |
290 |
0 |
0 |
0 |
T432 |
407 |
0 |
0 |
0 |
T433 |
2116 |
0 |
0 |
0 |
T434 |
402 |
0 |
0 |
0 |
T435 |
798 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
289 |
0 |
0 |
T143 |
6160 |
13 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
4 |
0 |
0 |
T376 |
5763 |
12 |
0 |
0 |
T377 |
2964 |
9 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
23 |
0 |
0 |
T413 |
12041 |
64 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
289 |
0 |
0 |
T143 |
708338 |
13 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
4 |
0 |
0 |
T376 |
630878 |
12 |
0 |
0 |
T377 |
318507 |
9 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
23 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T78,T375,T143 |
1 | 1 | Covered | T375,T143,T376 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T78,T375,T143 |
1 | 0 | Covered | T375,T143,T376 |
1 | 1 | Covered | T78,T375,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151611441 |
289 |
0 |
0 |
T143 |
708338 |
13 |
0 |
0 |
T144 |
47240 |
1 |
0 |
0 |
T375 |
304381 |
4 |
0 |
0 |
T376 |
630878 |
12 |
0 |
0 |
T377 |
318507 |
9 |
0 |
0 |
T378 |
702931 |
1 |
0 |
0 |
T410 |
43924 |
1 |
0 |
0 |
T411 |
79706 |
2 |
0 |
0 |
T412 |
589816 |
23 |
0 |
0 |
T413 |
141662 |
64 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1805762 |
289 |
0 |
0 |
T143 |
6160 |
13 |
0 |
0 |
T144 |
722 |
1 |
0 |
0 |
T375 |
2843 |
4 |
0 |
0 |
T376 |
5763 |
12 |
0 |
0 |
T377 |
2964 |
9 |
0 |
0 |
T378 |
6101 |
1 |
0 |
0 |
T410 |
650 |
1 |
0 |
0 |
T411 |
917 |
2 |
0 |
0 |
T412 |
5265 |
23 |
0 |
0 |
T413 |
12041 |
64 |
0 |
0 |