Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T24,T25,T21 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T24,T25 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T24,T25,T21 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
8967 |
8505 |
0 |
0 |
|
selKnown1 |
109854 |
108505 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8967 |
8505 |
0 |
0 |
| T4 |
32 |
31 |
0 |
0 |
| T20 |
2 |
1 |
0 |
0 |
| T24 |
19 |
18 |
0 |
0 |
| T25 |
78 |
77 |
0 |
0 |
| T26 |
195 |
194 |
0 |
0 |
| T39 |
25 |
23 |
0 |
0 |
| T40 |
28 |
26 |
0 |
0 |
| T41 |
1 |
0 |
0 |
0 |
| T45 |
24 |
22 |
0 |
0 |
| T56 |
1 |
0 |
0 |
0 |
| T57 |
4 |
3 |
0 |
0 |
| T58 |
2 |
1 |
0 |
0 |
| T59 |
1 |
0 |
0 |
0 |
| T64 |
0 |
5 |
0 |
0 |
| T65 |
1 |
0 |
0 |
0 |
| T73 |
22 |
21 |
0 |
0 |
| T87 |
32 |
31 |
0 |
0 |
| T159 |
0 |
2 |
0 |
0 |
| T166 |
0 |
3 |
0 |
0 |
| T183 |
0 |
5 |
0 |
0 |
| T184 |
2 |
1 |
0 |
0 |
| T185 |
10 |
9 |
0 |
0 |
| T186 |
3 |
2 |
0 |
0 |
| T187 |
4 |
3 |
0 |
0 |
| T188 |
2 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
109854 |
108505 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T15 |
2 |
1 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T17 |
2 |
1 |
0 |
0 |
| T18 |
3 |
2 |
0 |
0 |
| T38 |
29 |
27 |
0 |
0 |
| T39 |
33 |
31 |
0 |
0 |
| T40 |
26 |
24 |
0 |
0 |
| T41 |
1 |
0 |
0 |
0 |
| T43 |
545 |
544 |
0 |
0 |
| T45 |
45 |
43 |
0 |
0 |
| T60 |
1 |
0 |
0 |
0 |
| T66 |
0 |
8 |
0 |
0 |
| T73 |
1 |
0 |
0 |
0 |
| T103 |
0 |
1 |
0 |
0 |
| T122 |
1 |
0 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T184 |
10 |
8 |
0 |
0 |
| T185 |
9 |
19 |
0 |
0 |
| T186 |
11 |
30 |
0 |
0 |
| T187 |
12 |
23 |
0 |
0 |
| T188 |
14 |
13 |
0 |
0 |
| T189 |
0 |
2 |
0 |
0 |
| T190 |
0 |
1 |
0 |
0 |
| T191 |
19 |
18 |
0 |
0 |
| T192 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T41,T73 |
| 0 | 1 | Covered | T4,T41,T73 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T41,T73 |
| 1 | 1 | Covered | T4,T41,T73 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
809 |
679 |
0 |
0 |
| T4 |
32 |
31 |
0 |
0 |
| T20 |
2 |
1 |
0 |
0 |
| T41 |
1 |
0 |
0 |
0 |
| T56 |
1 |
0 |
0 |
0 |
| T57 |
4 |
3 |
0 |
0 |
| T58 |
2 |
1 |
0 |
0 |
| T59 |
1 |
0 |
0 |
0 |
| T64 |
0 |
5 |
0 |
0 |
| T65 |
1 |
0 |
0 |
0 |
| T73 |
22 |
21 |
0 |
0 |
| T87 |
32 |
31 |
0 |
0 |
| T159 |
0 |
2 |
0 |
0 |
| T166 |
0 |
3 |
0 |
0 |
| T183 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1766 |
755 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T15 |
2 |
1 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T17 |
2 |
1 |
0 |
0 |
| T18 |
3 |
2 |
0 |
0 |
| T41 |
1 |
0 |
0 |
0 |
| T60 |
1 |
0 |
0 |
0 |
| T66 |
0 |
8 |
0 |
0 |
| T73 |
1 |
0 |
0 |
0 |
| T103 |
0 |
1 |
0 |
0 |
| T122 |
1 |
0 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T189 |
0 |
2 |
0 |
0 |
| T190 |
0 |
1 |
0 |
0 |
| T192 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T25,T26,T193 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T25,T26,T193 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
722 |
706 |
0 |
0 |
|
selKnown1 |
1255 |
1237 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
722 |
706 |
0 |
0 |
| T24 |
19 |
18 |
0 |
0 |
| T25 |
78 |
77 |
0 |
0 |
| T26 |
195 |
194 |
0 |
0 |
| T38 |
7 |
6 |
0 |
0 |
| T39 |
20 |
19 |
0 |
0 |
| T40 |
21 |
20 |
0 |
0 |
| T45 |
14 |
13 |
0 |
0 |
| T193 |
266 |
265 |
0 |
0 |
| T194 |
19 |
18 |
0 |
0 |
| T195 |
19 |
18 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1255 |
1237 |
0 |
0 |
| T38 |
18 |
17 |
0 |
0 |
| T39 |
18 |
17 |
0 |
0 |
| T40 |
14 |
13 |
0 |
0 |
| T43 |
545 |
544 |
0 |
0 |
| T44 |
545 |
544 |
0 |
0 |
| T45 |
20 |
19 |
0 |
0 |
| T184 |
6 |
5 |
0 |
0 |
| T185 |
0 |
11 |
0 |
0 |
| T186 |
0 |
20 |
0 |
0 |
| T187 |
0 |
12 |
0 |
0 |
| T193 |
1 |
0 |
0 |
0 |
| T194 |
1 |
0 |
0 |
0 |
| T195 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T21,T39,T40 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T43,T23,T44 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T21,T39,T40 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
44 |
35 |
0 |
0 |
| T39 |
5 |
4 |
0 |
0 |
| T40 |
7 |
6 |
0 |
0 |
| T45 |
10 |
9 |
0 |
0 |
| T184 |
2 |
1 |
0 |
0 |
| T185 |
10 |
9 |
0 |
0 |
| T186 |
3 |
2 |
0 |
0 |
| T187 |
4 |
3 |
0 |
0 |
| T188 |
2 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
135 |
122 |
0 |
0 |
| T38 |
11 |
10 |
0 |
0 |
| T39 |
15 |
14 |
0 |
0 |
| T40 |
12 |
11 |
0 |
0 |
| T45 |
25 |
24 |
0 |
0 |
| T184 |
4 |
3 |
0 |
0 |
| T185 |
9 |
8 |
0 |
0 |
| T186 |
11 |
10 |
0 |
0 |
| T187 |
12 |
11 |
0 |
0 |
| T188 |
14 |
13 |
0 |
0 |
| T191 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T25,T26,T22 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T42,T43,T44 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T25,T26,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
731 |
713 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
19 |
18 |
0 |
0 |
| T25 |
82 |
81 |
0 |
0 |
| T26 |
195 |
194 |
0 |
0 |
| T38 |
9 |
8 |
0 |
0 |
| T39 |
22 |
21 |
0 |
0 |
| T40 |
0 |
23 |
0 |
0 |
| T45 |
0 |
16 |
0 |
0 |
| T193 |
260 |
259 |
0 |
0 |
| T194 |
19 |
18 |
0 |
0 |
| T195 |
19 |
18 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
158 |
145 |
0 |
0 |
| T38 |
26 |
25 |
0 |
0 |
| T39 |
15 |
14 |
0 |
0 |
| T40 |
9 |
8 |
0 |
0 |
| T43 |
2 |
1 |
0 |
0 |
| T44 |
2 |
1 |
0 |
0 |
| T45 |
23 |
22 |
0 |
0 |
| T184 |
6 |
5 |
0 |
0 |
| T185 |
6 |
5 |
0 |
0 |
| T186 |
22 |
21 |
0 |
0 |
| T187 |
11 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T22,T23,T38 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T43,T22 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T22,T23,T38 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
57 |
45 |
0 |
0 |
| T38 |
4 |
3 |
0 |
0 |
| T39 |
8 |
7 |
0 |
0 |
| T40 |
6 |
5 |
0 |
0 |
| T45 |
7 |
6 |
0 |
0 |
| T184 |
5 |
4 |
0 |
0 |
| T185 |
8 |
7 |
0 |
0 |
| T186 |
3 |
2 |
0 |
0 |
| T187 |
6 |
5 |
0 |
0 |
| T188 |
4 |
3 |
0 |
0 |
| T191 |
4 |
3 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
126 |
111 |
0 |
0 |
| T38 |
17 |
16 |
0 |
0 |
| T39 |
12 |
11 |
0 |
0 |
| T40 |
8 |
7 |
0 |
0 |
| T45 |
19 |
18 |
0 |
0 |
| T184 |
4 |
3 |
0 |
0 |
| T185 |
3 |
2 |
0 |
0 |
| T186 |
17 |
16 |
0 |
0 |
| T187 |
15 |
14 |
0 |
0 |
| T188 |
10 |
9 |
0 |
0 |
| T191 |
16 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T23,T38 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
1038 |
1022 |
0 |
0 |
|
selKnown1 |
148 |
136 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1038 |
1022 |
0 |
0 |
| T25 |
196 |
195 |
0 |
0 |
| T26 |
297 |
296 |
0 |
0 |
| T38 |
6 |
5 |
0 |
0 |
| T39 |
19 |
18 |
0 |
0 |
| T40 |
21 |
20 |
0 |
0 |
| T45 |
16 |
15 |
0 |
0 |
| T184 |
9 |
8 |
0 |
0 |
| T185 |
0 |
14 |
0 |
0 |
| T186 |
0 |
11 |
0 |
0 |
| T193 |
423 |
422 |
0 |
0 |
| T194 |
1 |
0 |
0 |
0 |
| T195 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
148 |
136 |
0 |
0 |
| T38 |
14 |
13 |
0 |
0 |
| T39 |
16 |
15 |
0 |
0 |
| T40 |
11 |
10 |
0 |
0 |
| T45 |
21 |
20 |
0 |
0 |
| T184 |
7 |
6 |
0 |
0 |
| T185 |
9 |
8 |
0 |
0 |
| T186 |
15 |
14 |
0 |
0 |
| T187 |
14 |
13 |
0 |
0 |
| T188 |
21 |
20 |
0 |
0 |
| T191 |
18 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T25,T21,T26 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T23,T38 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T25,T21,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
67 |
52 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T25 |
3 |
2 |
0 |
0 |
| T26 |
3 |
2 |
0 |
0 |
| T38 |
2 |
1 |
0 |
0 |
| T39 |
4 |
3 |
0 |
0 |
| T40 |
6 |
5 |
0 |
0 |
| T45 |
13 |
12 |
0 |
0 |
| T184 |
6 |
5 |
0 |
0 |
| T185 |
0 |
7 |
0 |
0 |
| T186 |
0 |
7 |
0 |
0 |
| T193 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
146 |
134 |
0 |
0 |
| T38 |
8 |
7 |
0 |
0 |
| T39 |
19 |
18 |
0 |
0 |
| T40 |
7 |
6 |
0 |
0 |
| T45 |
28 |
27 |
0 |
0 |
| T184 |
4 |
3 |
0 |
0 |
| T185 |
8 |
7 |
0 |
0 |
| T186 |
16 |
15 |
0 |
0 |
| T187 |
14 |
13 |
0 |
0 |
| T188 |
23 |
22 |
0 |
0 |
| T191 |
17 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T43,T22,T44 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
1034 |
1017 |
0 |
0 |
|
selKnown1 |
421 |
408 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1034 |
1017 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T25 |
201 |
200 |
0 |
0 |
| T26 |
295 |
294 |
0 |
0 |
| T38 |
7 |
6 |
0 |
0 |
| T39 |
18 |
17 |
0 |
0 |
| T40 |
19 |
18 |
0 |
0 |
| T45 |
15 |
14 |
0 |
0 |
| T184 |
0 |
12 |
0 |
0 |
| T185 |
0 |
14 |
0 |
0 |
| T186 |
0 |
8 |
0 |
0 |
| T193 |
416 |
415 |
0 |
0 |
| T194 |
1 |
0 |
0 |
0 |
| T195 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
421 |
408 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T38 |
20 |
19 |
0 |
0 |
| T39 |
15 |
14 |
0 |
0 |
| T40 |
19 |
18 |
0 |
0 |
| T43 |
121 |
120 |
0 |
0 |
| T44 |
132 |
131 |
0 |
0 |
| T45 |
29 |
28 |
0 |
0 |
| T184 |
7 |
6 |
0 |
0 |
| T185 |
3 |
2 |
0 |
0 |
| T186 |
16 |
15 |
0 |
0 |
| T187 |
0 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T25,T26,T22 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T43,T22 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T25,T26,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
71 |
56 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T25 |
3 |
2 |
0 |
0 |
| T26 |
3 |
2 |
0 |
0 |
| T38 |
4 |
3 |
0 |
0 |
| T39 |
9 |
8 |
0 |
0 |
| T40 |
4 |
3 |
0 |
0 |
| T45 |
12 |
11 |
0 |
0 |
| T184 |
8 |
7 |
0 |
0 |
| T185 |
0 |
9 |
0 |
0 |
| T186 |
0 |
3 |
0 |
0 |
| T193 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
138 |
124 |
0 |
0 |
| T38 |
15 |
14 |
0 |
0 |
| T39 |
10 |
9 |
0 |
0 |
| T40 |
11 |
10 |
0 |
0 |
| T45 |
16 |
15 |
0 |
0 |
| T184 |
5 |
4 |
0 |
0 |
| T185 |
3 |
2 |
0 |
0 |
| T186 |
14 |
13 |
0 |
0 |
| T187 |
21 |
20 |
0 |
0 |
| T188 |
28 |
27 |
0 |
0 |
| T191 |
11 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T58,T21,T79 |
| 0 | 1 | Covered | T21,T42,T43 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T58,T21,T79 |
| 1 | 1 | Covered | T21,T42,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
1314 |
1293 |
0 |
0 |
|
selKnown1 |
554 |
527 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1314 |
1293 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T38 |
29 |
28 |
0 |
0 |
| T39 |
30 |
29 |
0 |
0 |
| T40 |
11 |
10 |
0 |
0 |
| T43 |
546 |
545 |
0 |
0 |
| T44 |
546 |
545 |
0 |
0 |
| T45 |
0 |
18 |
0 |
0 |
| T80 |
1 |
0 |
0 |
0 |
| T184 |
0 |
15 |
0 |
0 |
| T185 |
0 |
24 |
0 |
0 |
| T186 |
0 |
28 |
0 |
0 |
| T187 |
0 |
18 |
0 |
0 |
| T196 |
1 |
0 |
0 |
0 |
| T197 |
1 |
0 |
0 |
0 |
| T198 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
554 |
527 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T25 |
42 |
41 |
0 |
0 |
| T26 |
159 |
158 |
0 |
0 |
| T38 |
0 |
9 |
0 |
0 |
| T39 |
0 |
11 |
0 |
0 |
| T40 |
0 |
10 |
0 |
0 |
| T42 |
1 |
0 |
0 |
0 |
| T43 |
1 |
0 |
0 |
0 |
| T45 |
0 |
14 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T80 |
1 |
0 |
0 |
0 |
| T184 |
0 |
13 |
0 |
0 |
| T185 |
0 |
15 |
0 |
0 |
| T186 |
0 |
8 |
0 |
0 |
| T193 |
0 |
230 |
0 |
0 |
| T194 |
1 |
0 |
0 |
0 |
| T196 |
1 |
0 |
0 |
0 |
| T197 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T58,T21,T79 |
| 0 | 1 | Covered | T21,T42,T43 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T58,T21,T79 |
| 1 | 1 | Covered | T21,T42,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
1321 |
1300 |
0 |
0 |
|
selKnown1 |
550 |
523 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1321 |
1300 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T38 |
32 |
31 |
0 |
0 |
| T39 |
31 |
30 |
0 |
0 |
| T40 |
12 |
11 |
0 |
0 |
| T43 |
546 |
545 |
0 |
0 |
| T44 |
546 |
545 |
0 |
0 |
| T45 |
0 |
19 |
0 |
0 |
| T80 |
1 |
0 |
0 |
0 |
| T184 |
0 |
17 |
0 |
0 |
| T185 |
0 |
24 |
0 |
0 |
| T186 |
0 |
26 |
0 |
0 |
| T187 |
0 |
19 |
0 |
0 |
| T196 |
1 |
0 |
0 |
0 |
| T197 |
1 |
0 |
0 |
0 |
| T198 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
550 |
523 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T25 |
42 |
41 |
0 |
0 |
| T26 |
159 |
158 |
0 |
0 |
| T38 |
0 |
8 |
0 |
0 |
| T39 |
0 |
9 |
0 |
0 |
| T40 |
0 |
11 |
0 |
0 |
| T42 |
1 |
0 |
0 |
0 |
| T43 |
1 |
0 |
0 |
0 |
| T45 |
0 |
15 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T80 |
1 |
0 |
0 |
0 |
| T184 |
0 |
12 |
0 |
0 |
| T185 |
0 |
14 |
0 |
0 |
| T186 |
0 |
8 |
0 |
0 |
| T193 |
0 |
230 |
0 |
0 |
| T194 |
1 |
0 |
0 |
0 |
| T196 |
1 |
0 |
0 |
0 |
| T197 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T58,T21,T79 |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T21 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T58,T21,T79 |
| 1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
177 |
152 |
0 |
0 |
| T38 |
30 |
29 |
0 |
0 |
| T39 |
0 |
24 |
0 |
0 |
| T40 |
0 |
13 |
0 |
0 |
| T43 |
2 |
1 |
0 |
0 |
| T44 |
2 |
1 |
0 |
0 |
| T45 |
0 |
11 |
0 |
0 |
| T80 |
1 |
0 |
0 |
0 |
| T184 |
0 |
14 |
0 |
0 |
| T185 |
0 |
6 |
0 |
0 |
| T186 |
0 |
22 |
0 |
0 |
| T187 |
0 |
11 |
0 |
0 |
| T193 |
1 |
0 |
0 |
0 |
| T194 |
1 |
0 |
0 |
0 |
| T195 |
1 |
0 |
0 |
0 |
| T196 |
1 |
0 |
0 |
0 |
| T197 |
1 |
0 |
0 |
0 |
| T198 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
560 |
532 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T25 |
47 |
46 |
0 |
0 |
| T26 |
157 |
156 |
0 |
0 |
| T38 |
0 |
6 |
0 |
0 |
| T39 |
0 |
18 |
0 |
0 |
| T40 |
0 |
12 |
0 |
0 |
| T42 |
1 |
0 |
0 |
0 |
| T43 |
1 |
0 |
0 |
0 |
| T45 |
0 |
10 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T80 |
1 |
0 |
0 |
0 |
| T184 |
0 |
10 |
0 |
0 |
| T185 |
0 |
13 |
0 |
0 |
| T186 |
0 |
12 |
0 |
0 |
| T193 |
0 |
223 |
0 |
0 |
| T196 |
1 |
0 |
0 |
0 |
| T197 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T58,T21,T79 |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T21 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T58,T21,T79 |
| 1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
171 |
146 |
0 |
0 |
| T38 |
29 |
28 |
0 |
0 |
| T39 |
0 |
22 |
0 |
0 |
| T40 |
0 |
14 |
0 |
0 |
| T43 |
2 |
1 |
0 |
0 |
| T44 |
2 |
1 |
0 |
0 |
| T45 |
0 |
11 |
0 |
0 |
| T80 |
1 |
0 |
0 |
0 |
| T184 |
0 |
12 |
0 |
0 |
| T185 |
0 |
5 |
0 |
0 |
| T186 |
0 |
22 |
0 |
0 |
| T187 |
0 |
12 |
0 |
0 |
| T193 |
1 |
0 |
0 |
0 |
| T194 |
1 |
0 |
0 |
0 |
| T195 |
1 |
0 |
0 |
0 |
| T196 |
1 |
0 |
0 |
0 |
| T197 |
1 |
0 |
0 |
0 |
| T198 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
563 |
535 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T25 |
47 |
46 |
0 |
0 |
| T26 |
157 |
156 |
0 |
0 |
| T38 |
0 |
6 |
0 |
0 |
| T39 |
0 |
18 |
0 |
0 |
| T40 |
0 |
12 |
0 |
0 |
| T42 |
1 |
0 |
0 |
0 |
| T43 |
1 |
0 |
0 |
0 |
| T45 |
0 |
11 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T80 |
1 |
0 |
0 |
0 |
| T184 |
0 |
12 |
0 |
0 |
| T185 |
0 |
13 |
0 |
0 |
| T186 |
0 |
12 |
0 |
0 |
| T193 |
0 |
223 |
0 |
0 |
| T196 |
1 |
0 |
0 |
0 |
| T197 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T58,T79,T80 |
| 0 | 1 | Covered | T21,T22,T23 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T25,T26,T22 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T58,T79,T80 |
| 1 | 1 | Covered | T21,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
171 |
152 |
0 |
0 |
|
selKnown1 |
25829 |
25800 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
171 |
152 |
0 |
0 |
| T38 |
15 |
14 |
0 |
0 |
| T39 |
17 |
16 |
0 |
0 |
| T40 |
22 |
21 |
0 |
0 |
| T45 |
12 |
11 |
0 |
0 |
| T184 |
13 |
12 |
0 |
0 |
| T185 |
19 |
18 |
0 |
0 |
| T186 |
19 |
18 |
0 |
0 |
| T187 |
11 |
10 |
0 |
0 |
| T188 |
16 |
15 |
0 |
0 |
| T191 |
18 |
17 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25829 |
25800 |
0 |
0 |
| T24 |
18 |
17 |
0 |
0 |
| T25 |
230 |
229 |
0 |
0 |
| T26 |
330 |
329 |
0 |
0 |
| T49 |
20 |
19 |
0 |
0 |
| T50 |
20 |
19 |
0 |
0 |
| T88 |
2008 |
2007 |
0 |
0 |
| T199 |
4717 |
4716 |
0 |
0 |
| T200 |
2359 |
2358 |
0 |
0 |
| T201 |
4008 |
4007 |
0 |
0 |
| T202 |
2010 |
2009 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T58,T79,T80 |
| 0 | 1 | Covered | T21,T22,T23 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T25,T26,T22 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T58,T79,T80 |
| 1 | 1 | Covered | T21,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
171 |
152 |
0 |
0 |
|
selKnown1 |
25831 |
25802 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
171 |
152 |
0 |
0 |
| T38 |
17 |
16 |
0 |
0 |
| T39 |
17 |
16 |
0 |
0 |
| T40 |
19 |
18 |
0 |
0 |
| T45 |
13 |
12 |
0 |
0 |
| T184 |
13 |
12 |
0 |
0 |
| T185 |
19 |
18 |
0 |
0 |
| T186 |
20 |
19 |
0 |
0 |
| T187 |
10 |
9 |
0 |
0 |
| T188 |
16 |
15 |
0 |
0 |
| T191 |
18 |
17 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25831 |
25802 |
0 |
0 |
| T24 |
18 |
17 |
0 |
0 |
| T25 |
230 |
229 |
0 |
0 |
| T26 |
330 |
329 |
0 |
0 |
| T49 |
20 |
19 |
0 |
0 |
| T50 |
20 |
19 |
0 |
0 |
| T88 |
2008 |
2007 |
0 |
0 |
| T199 |
4717 |
4716 |
0 |
0 |
| T200 |
2359 |
2358 |
0 |
0 |
| T201 |
4008 |
4007 |
0 |
0 |
| T202 |
2010 |
2009 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T203,T58,T30 |
| 0 | 1 | Covered | T203,T24,T30 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T25,T21,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T203,T58,T30 |
| 1 | 1 | Covered | T203,T24,T30 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
534 |
492 |
0 |
0 |
|
selKnown1 |
25838 |
25808 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
534 |
492 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T30 |
2 |
1 |
0 |
0 |
| T31 |
2 |
1 |
0 |
0 |
| T32 |
2 |
1 |
0 |
0 |
| T43 |
0 |
118 |
0 |
0 |
| T58 |
1 |
0 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T203 |
29 |
28 |
0 |
0 |
| T204 |
2 |
1 |
0 |
0 |
| T205 |
2 |
1 |
0 |
0 |
| T206 |
0 |
7 |
0 |
0 |
| T207 |
0 |
30 |
0 |
0 |
| T208 |
0 |
34 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25838 |
25808 |
0 |
0 |
| T21 |
2 |
1 |
0 |
0 |
| T24 |
18 |
17 |
0 |
0 |
| T25 |
234 |
233 |
0 |
0 |
| T26 |
330 |
329 |
0 |
0 |
| T49 |
20 |
19 |
0 |
0 |
| T50 |
20 |
19 |
0 |
0 |
| T88 |
2008 |
2007 |
0 |
0 |
| T199 |
4717 |
4716 |
0 |
0 |
| T200 |
2359 |
2358 |
0 |
0 |
| T201 |
4008 |
4007 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T203,T58,T30 |
| 0 | 1 | Covered | T203,T24,T30 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T25,T21,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T203,T58,T30 |
| 1 | 1 | Covered | T203,T24,T30 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
535 |
493 |
0 |
0 |
|
selKnown1 |
25836 |
25806 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
535 |
493 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T30 |
2 |
1 |
0 |
0 |
| T31 |
2 |
1 |
0 |
0 |
| T32 |
2 |
1 |
0 |
0 |
| T43 |
0 |
118 |
0 |
0 |
| T58 |
1 |
0 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T203 |
29 |
28 |
0 |
0 |
| T204 |
2 |
1 |
0 |
0 |
| T205 |
2 |
1 |
0 |
0 |
| T206 |
0 |
7 |
0 |
0 |
| T207 |
0 |
30 |
0 |
0 |
| T208 |
0 |
34 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25836 |
25806 |
0 |
0 |
| T21 |
2 |
1 |
0 |
0 |
| T24 |
18 |
17 |
0 |
0 |
| T25 |
234 |
233 |
0 |
0 |
| T26 |
330 |
329 |
0 |
0 |
| T49 |
20 |
19 |
0 |
0 |
| T50 |
20 |
19 |
0 |
0 |
| T88 |
2008 |
2007 |
0 |
0 |
| T199 |
4717 |
4716 |
0 |
0 |
| T200 |
2359 |
2358 |
0 |
0 |
| T201 |
4008 |
4007 |
0 |
0 |