Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T177,T21,T24 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T21,T24 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T177,T21,T24 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
10698 |
10230 |
0 |
0 |
selKnown1 |
116919 |
115573 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10698 |
10230 |
0 |
0 |
T24 |
452 |
451 |
0 |
0 |
T25 |
207 |
206 |
0 |
0 |
T26 |
19 |
18 |
0 |
0 |
T39 |
21 |
19 |
0 |
0 |
T40 |
28 |
26 |
0 |
0 |
T41 |
17 |
15 |
0 |
0 |
T58 |
6 |
5 |
0 |
0 |
T59 |
2 |
1 |
0 |
0 |
T60 |
3 |
2 |
0 |
0 |
T64 |
2 |
1 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
T79 |
2 |
1 |
0 |
0 |
T81 |
0 |
76 |
0 |
0 |
T88 |
2 |
1 |
0 |
0 |
T118 |
1 |
0 |
0 |
0 |
T163 |
1 |
0 |
0 |
0 |
T171 |
0 |
5 |
0 |
0 |
T186 |
2 |
1 |
0 |
0 |
T187 |
14 |
12 |
0 |
0 |
T188 |
5 |
4 |
0 |
0 |
T189 |
2 |
1 |
0 |
0 |
T190 |
2 |
1 |
0 |
0 |
T191 |
4 |
3 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116919 |
115573 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T39 |
19 |
17 |
0 |
0 |
T40 |
22 |
20 |
0 |
0 |
T41 |
15 |
13 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T45 |
545 |
544 |
0 |
0 |
T70 |
1 |
0 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T95 |
1 |
0 |
0 |
0 |
T96 |
1 |
0 |
0 |
0 |
T105 |
0 |
4 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T187 |
49 |
47 |
0 |
0 |
T188 |
32 |
30 |
0 |
0 |
T189 |
6 |
4 |
0 |
0 |
T190 |
9 |
19 |
0 |
0 |
T191 |
11 |
10 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
T194 |
25 |
55 |
0 |
0 |
T195 |
6 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T61,T62,T63 |
0 | 1 | Covered | T61,T62,T63 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T61,T62,T63 |
1 | 1 | Covered | T61,T62,T63 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
627 |
500 |
0 |
0 |
T58 |
6 |
5 |
0 |
0 |
T59 |
2 |
1 |
0 |
0 |
T60 |
3 |
2 |
0 |
0 |
T64 |
2 |
1 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
T79 |
2 |
1 |
0 |
0 |
T81 |
0 |
76 |
0 |
0 |
T88 |
2 |
1 |
0 |
0 |
T118 |
1 |
0 |
0 |
0 |
T163 |
1 |
0 |
0 |
0 |
T171 |
0 |
5 |
0 |
0 |
T186 |
2 |
1 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1778 |
771 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T70 |
1 |
0 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T95 |
1 |
0 |
0 |
0 |
T96 |
1 |
0 |
0 |
0 |
T105 |
0 |
4 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T24,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T21,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1192 |
1175 |
0 |
0 |
selKnown1 |
1245 |
1226 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1192 |
1175 |
0 |
0 |
T24 |
452 |
451 |
0 |
0 |
T25 |
207 |
206 |
0 |
0 |
T26 |
19 |
18 |
0 |
0 |
T39 |
15 |
14 |
0 |
0 |
T40 |
18 |
17 |
0 |
0 |
T41 |
12 |
11 |
0 |
0 |
T187 |
9 |
8 |
0 |
0 |
T196 |
19 |
18 |
0 |
0 |
T197 |
194 |
193 |
0 |
0 |
T198 |
178 |
177 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1245 |
1226 |
0 |
0 |
T39 |
11 |
10 |
0 |
0 |
T40 |
13 |
12 |
0 |
0 |
T41 |
11 |
10 |
0 |
0 |
T45 |
545 |
544 |
0 |
0 |
T46 |
545 |
544 |
0 |
0 |
T187 |
28 |
27 |
0 |
0 |
T188 |
20 |
19 |
0 |
0 |
T189 |
4 |
3 |
0 |
0 |
T190 |
0 |
11 |
0 |
0 |
T194 |
0 |
31 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T23,T39 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T21,T23,T39 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42 |
31 |
0 |
0 |
T39 |
6 |
5 |
0 |
0 |
T40 |
10 |
9 |
0 |
0 |
T41 |
5 |
4 |
0 |
0 |
T187 |
5 |
4 |
0 |
0 |
T188 |
5 |
4 |
0 |
0 |
T189 |
2 |
1 |
0 |
0 |
T190 |
2 |
1 |
0 |
0 |
T191 |
4 |
3 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112 |
97 |
0 |
0 |
T39 |
8 |
7 |
0 |
0 |
T40 |
9 |
8 |
0 |
0 |
T41 |
4 |
3 |
0 |
0 |
T187 |
21 |
20 |
0 |
0 |
T188 |
12 |
11 |
0 |
0 |
T189 |
2 |
1 |
0 |
0 |
T190 |
9 |
8 |
0 |
0 |
T191 |
11 |
10 |
0 |
0 |
T194 |
25 |
24 |
0 |
0 |
T195 |
6 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T44,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1206 |
1189 |
0 |
0 |
selKnown1 |
135 |
121 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1206 |
1189 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
456 |
455 |
0 |
0 |
T25 |
212 |
211 |
0 |
0 |
T26 |
19 |
18 |
0 |
0 |
T39 |
17 |
16 |
0 |
0 |
T40 |
23 |
22 |
0 |
0 |
T41 |
15 |
14 |
0 |
0 |
T187 |
0 |
10 |
0 |
0 |
T196 |
19 |
18 |
0 |
0 |
T197 |
194 |
193 |
0 |
0 |
T198 |
171 |
170 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135 |
121 |
0 |
0 |
T39 |
11 |
10 |
0 |
0 |
T40 |
5 |
4 |
0 |
0 |
T41 |
7 |
6 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T187 |
27 |
26 |
0 |
0 |
T188 |
13 |
12 |
0 |
0 |
T189 |
10 |
9 |
0 |
0 |
T190 |
10 |
9 |
0 |
0 |
T194 |
26 |
25 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T39 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T39 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54 |
42 |
0 |
0 |
T39 |
3 |
2 |
0 |
0 |
T40 |
10 |
9 |
0 |
0 |
T41 |
5 |
4 |
0 |
0 |
T187 |
4 |
3 |
0 |
0 |
T188 |
10 |
9 |
0 |
0 |
T189 |
3 |
2 |
0 |
0 |
T190 |
3 |
2 |
0 |
0 |
T191 |
7 |
6 |
0 |
0 |
T194 |
4 |
3 |
0 |
0 |
T195 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105 |
91 |
0 |
0 |
T39 |
8 |
7 |
0 |
0 |
T40 |
2 |
1 |
0 |
0 |
T41 |
5 |
4 |
0 |
0 |
T187 |
22 |
21 |
0 |
0 |
T188 |
13 |
12 |
0 |
0 |
T189 |
7 |
6 |
0 |
0 |
T190 |
7 |
6 |
0 |
0 |
T191 |
6 |
5 |
0 |
0 |
T194 |
21 |
20 |
0 |
0 |
T195 |
10 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T24,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T39 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T21,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1557 |
1539 |
0 |
0 |
selKnown1 |
145 |
133 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1557 |
1539 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
435 |
434 |
0 |
0 |
T25 |
336 |
335 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T39 |
22 |
21 |
0 |
0 |
T40 |
21 |
20 |
0 |
0 |
T41 |
14 |
13 |
0 |
0 |
T187 |
0 |
8 |
0 |
0 |
T188 |
0 |
18 |
0 |
0 |
T189 |
0 |
6 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
325 |
324 |
0 |
0 |
T198 |
327 |
326 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145 |
133 |
0 |
0 |
T39 |
10 |
9 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T41 |
13 |
12 |
0 |
0 |
T187 |
28 |
27 |
0 |
0 |
T188 |
16 |
15 |
0 |
0 |
T189 |
9 |
8 |
0 |
0 |
T190 |
16 |
15 |
0 |
0 |
T191 |
10 |
9 |
0 |
0 |
T194 |
29 |
28 |
0 |
0 |
T195 |
5 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T24,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T39 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T21,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66 |
49 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
3 |
2 |
0 |
0 |
T25 |
3 |
2 |
0 |
0 |
T39 |
5 |
4 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T41 |
6 |
5 |
0 |
0 |
T187 |
3 |
2 |
0 |
0 |
T188 |
0 |
6 |
0 |
0 |
T189 |
0 |
2 |
0 |
0 |
T197 |
3 |
2 |
0 |
0 |
T198 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126 |
114 |
0 |
0 |
T39 |
12 |
11 |
0 |
0 |
T40 |
6 |
5 |
0 |
0 |
T41 |
8 |
7 |
0 |
0 |
T187 |
21 |
20 |
0 |
0 |
T188 |
15 |
14 |
0 |
0 |
T189 |
9 |
8 |
0 |
0 |
T190 |
16 |
15 |
0 |
0 |
T191 |
12 |
11 |
0 |
0 |
T194 |
21 |
20 |
0 |
0 |
T195 |
4 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T45,T46,T39 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1546 |
1529 |
0 |
0 |
selKnown1 |
406 |
394 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1546 |
1529 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
441 |
440 |
0 |
0 |
T25 |
341 |
340 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T39 |
20 |
19 |
0 |
0 |
T40 |
21 |
20 |
0 |
0 |
T41 |
11 |
10 |
0 |
0 |
T187 |
0 |
10 |
0 |
0 |
T188 |
0 |
13 |
0 |
0 |
T189 |
0 |
5 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
325 |
324 |
0 |
0 |
T198 |
320 |
319 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
406 |
394 |
0 |
0 |
T39 |
10 |
9 |
0 |
0 |
T40 |
10 |
9 |
0 |
0 |
T41 |
3 |
2 |
0 |
0 |
T45 |
142 |
141 |
0 |
0 |
T46 |
125 |
124 |
0 |
0 |
T187 |
34 |
33 |
0 |
0 |
T188 |
10 |
9 |
0 |
0 |
T189 |
8 |
7 |
0 |
0 |
T190 |
13 |
12 |
0 |
0 |
T194 |
28 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T24,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T45,T46 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T21,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
61 |
45 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
3 |
2 |
0 |
0 |
T25 |
3 |
2 |
0 |
0 |
T39 |
6 |
5 |
0 |
0 |
T40 |
8 |
7 |
0 |
0 |
T41 |
6 |
5 |
0 |
0 |
T187 |
4 |
3 |
0 |
0 |
T188 |
7 |
6 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
T197 |
3 |
2 |
0 |
0 |
T198 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117 |
104 |
0 |
0 |
T39 |
10 |
9 |
0 |
0 |
T40 |
8 |
7 |
0 |
0 |
T41 |
4 |
3 |
0 |
0 |
T187 |
24 |
23 |
0 |
0 |
T188 |
11 |
10 |
0 |
0 |
T189 |
9 |
8 |
0 |
0 |
T190 |
13 |
12 |
0 |
0 |
T191 |
9 |
8 |
0 |
0 |
T194 |
19 |
18 |
0 |
0 |
T195 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T64,T79,T88 |
0 | 1 | Covered | T22,T44,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T64,T79,T88 |
1 | 1 | Covered | T22,T44,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1257 |
1237 |
0 |
0 |
selKnown1 |
1025 |
998 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1257 |
1237 |
0 |
0 |
T39 |
9 |
8 |
0 |
0 |
T40 |
20 |
19 |
0 |
0 |
T41 |
15 |
14 |
0 |
0 |
T45 |
546 |
545 |
0 |
0 |
T46 |
546 |
545 |
0 |
0 |
T187 |
19 |
18 |
0 |
0 |
T188 |
18 |
17 |
0 |
0 |
T189 |
8 |
7 |
0 |
0 |
T190 |
21 |
20 |
0 |
0 |
T194 |
24 |
23 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1025 |
998 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
435 |
434 |
0 |
0 |
T25 |
169 |
168 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T39 |
0 |
11 |
0 |
0 |
T40 |
0 |
15 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T187 |
0 |
8 |
0 |
0 |
T188 |
0 |
16 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
155 |
154 |
0 |
0 |
T198 |
139 |
138 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T64,T79,T88 |
0 | 1 | Covered | T22,T44,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T64,T79,T88 |
1 | 1 | Covered | T22,T44,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1257 |
1237 |
0 |
0 |
selKnown1 |
1024 |
997 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1257 |
1237 |
0 |
0 |
T39 |
8 |
7 |
0 |
0 |
T40 |
21 |
20 |
0 |
0 |
T41 |
14 |
13 |
0 |
0 |
T45 |
546 |
545 |
0 |
0 |
T46 |
546 |
545 |
0 |
0 |
T187 |
21 |
20 |
0 |
0 |
T188 |
18 |
17 |
0 |
0 |
T189 |
9 |
8 |
0 |
0 |
T190 |
21 |
20 |
0 |
0 |
T194 |
22 |
21 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1024 |
997 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
435 |
434 |
0 |
0 |
T25 |
169 |
168 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T39 |
0 |
13 |
0 |
0 |
T40 |
0 |
14 |
0 |
0 |
T41 |
0 |
11 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T187 |
0 |
7 |
0 |
0 |
T188 |
0 |
17 |
0 |
0 |
T189 |
0 |
2 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
155 |
154 |
0 |
0 |
T198 |
139 |
138 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T64,T79,T88 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T64,T79,T88 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
202 |
175 |
0 |
0 |
T39 |
19 |
18 |
0 |
0 |
T40 |
11 |
10 |
0 |
0 |
T41 |
10 |
9 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T187 |
26 |
25 |
0 |
0 |
T188 |
27 |
26 |
0 |
0 |
T189 |
16 |
15 |
0 |
0 |
T190 |
0 |
13 |
0 |
0 |
T194 |
0 |
23 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1018 |
991 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
441 |
440 |
0 |
0 |
T25 |
174 |
173 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T39 |
0 |
13 |
0 |
0 |
T40 |
0 |
16 |
0 |
0 |
T41 |
0 |
15 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T187 |
0 |
4 |
0 |
0 |
T188 |
0 |
13 |
0 |
0 |
T189 |
0 |
5 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
155 |
154 |
0 |
0 |
T198 |
132 |
131 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T64,T79,T88 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T64,T79,T88 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
205 |
178 |
0 |
0 |
T39 |
19 |
18 |
0 |
0 |
T40 |
11 |
10 |
0 |
0 |
T41 |
10 |
9 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T187 |
26 |
25 |
0 |
0 |
T188 |
28 |
27 |
0 |
0 |
T189 |
15 |
14 |
0 |
0 |
T190 |
0 |
12 |
0 |
0 |
T194 |
0 |
23 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1016 |
989 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
441 |
440 |
0 |
0 |
T25 |
174 |
173 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T39 |
0 |
15 |
0 |
0 |
T40 |
0 |
13 |
0 |
0 |
T41 |
0 |
16 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T187 |
0 |
4 |
0 |
0 |
T188 |
0 |
13 |
0 |
0 |
T189 |
0 |
4 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
155 |
154 |
0 |
0 |
T198 |
132 |
131 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T64,T79,T88 |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T64,T79,T88 |
1 | 1 | Covered | T21,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
160 |
141 |
0 |
0 |
selKnown1 |
27168 |
27138 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160 |
141 |
0 |
0 |
T39 |
14 |
13 |
0 |
0 |
T40 |
13 |
12 |
0 |
0 |
T41 |
12 |
11 |
0 |
0 |
T187 |
15 |
14 |
0 |
0 |
T188 |
22 |
21 |
0 |
0 |
T189 |
15 |
14 |
0 |
0 |
T190 |
12 |
11 |
0 |
0 |
T191 |
21 |
20 |
0 |
0 |
T194 |
20 |
19 |
0 |
0 |
T195 |
7 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27168 |
27138 |
0 |
0 |
T19 |
4720 |
4719 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
451 |
450 |
0 |
0 |
T25 |
369 |
368 |
0 |
0 |
T26 |
18 |
17 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
0 |
19 |
0 |
0 |
T142 |
1673 |
1672 |
0 |
0 |
T200 |
2017 |
2016 |
0 |
0 |
T201 |
0 |
2348 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T64,T79,T88 |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T64,T79,T88 |
1 | 1 | Covered | T21,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
157 |
138 |
0 |
0 |
selKnown1 |
27169 |
27139 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157 |
138 |
0 |
0 |
T39 |
13 |
12 |
0 |
0 |
T40 |
14 |
13 |
0 |
0 |
T41 |
12 |
11 |
0 |
0 |
T187 |
15 |
14 |
0 |
0 |
T188 |
22 |
21 |
0 |
0 |
T189 |
16 |
15 |
0 |
0 |
T190 |
12 |
11 |
0 |
0 |
T191 |
18 |
17 |
0 |
0 |
T194 |
19 |
18 |
0 |
0 |
T195 |
7 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27169 |
27139 |
0 |
0 |
T19 |
4720 |
4719 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
451 |
450 |
0 |
0 |
T25 |
369 |
368 |
0 |
0 |
T26 |
18 |
17 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
0 |
19 |
0 |
0 |
T142 |
1673 |
1672 |
0 |
0 |
T200 |
2017 |
2016 |
0 |
0 |
T201 |
0 |
2348 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T177,T64,T79 |
0 | 1 | Covered | T177,T202,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T177,T64,T79 |
1 | 1 | Covered | T177,T202,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
556 |
514 |
0 |
0 |
selKnown1 |
27164 |
27134 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556 |
514 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T45 |
0 |
135 |
0 |
0 |
T64 |
1 |
0 |
0 |
0 |
T65 |
1 |
0 |
0 |
0 |
T79 |
1 |
0 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T177 |
2 |
1 |
0 |
0 |
T202 |
2 |
1 |
0 |
0 |
T203 |
2 |
1 |
0 |
0 |
T204 |
0 |
26 |
0 |
0 |
T205 |
0 |
1 |
0 |
0 |
T206 |
0 |
7 |
0 |
0 |
T207 |
0 |
7 |
0 |
0 |
T208 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27164 |
27134 |
0 |
0 |
T19 |
4720 |
4719 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
455 |
454 |
0 |
0 |
T25 |
374 |
373 |
0 |
0 |
T26 |
18 |
17 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T142 |
1673 |
1672 |
0 |
0 |
T200 |
2017 |
2016 |
0 |
0 |
T201 |
0 |
2348 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T177,T64,T79 |
0 | 1 | Covered | T177,T202,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T177,T64,T79 |
1 | 1 | Covered | T177,T202,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
553 |
511 |
0 |
0 |
selKnown1 |
27166 |
27136 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553 |
511 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T45 |
0 |
135 |
0 |
0 |
T64 |
1 |
0 |
0 |
0 |
T65 |
1 |
0 |
0 |
0 |
T79 |
1 |
0 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T177 |
2 |
1 |
0 |
0 |
T202 |
2 |
1 |
0 |
0 |
T203 |
2 |
1 |
0 |
0 |
T204 |
0 |
26 |
0 |
0 |
T205 |
0 |
1 |
0 |
0 |
T206 |
0 |
7 |
0 |
0 |
T207 |
0 |
7 |
0 |
0 |
T208 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27166 |
27136 |
0 |
0 |
T19 |
4720 |
4719 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
455 |
454 |
0 |
0 |
T25 |
374 |
373 |
0 |
0 |
T26 |
18 |
17 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T142 |
1673 |
1672 |
0 |
0 |
T200 |
2017 |
2016 |
0 |
0 |
T201 |
0 |
2348 |
0 |
0 |