Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T19 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T19 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T19 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
20684 |
20211 |
0 |
0 |
selKnown1 |
137771 |
136420 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20684 |
20211 |
0 |
0 |
T16 |
2 |
1 |
0 |
0 |
T17 |
4 |
3 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
1249 |
1248 |
0 |
0 |
T23 |
934 |
933 |
0 |
0 |
T26 |
0 |
32 |
0 |
0 |
T38 |
19 |
17 |
0 |
0 |
T39 |
21 |
19 |
0 |
0 |
T40 |
13 |
11 |
0 |
0 |
T58 |
2 |
1 |
0 |
0 |
T59 |
2 |
1 |
0 |
0 |
T64 |
16 |
15 |
0 |
0 |
T65 |
4 |
3 |
0 |
0 |
T68 |
0 |
54 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T166 |
0 |
5 |
0 |
0 |
T167 |
0 |
5 |
0 |
0 |
T183 |
3 |
2 |
0 |
0 |
T184 |
7 |
6 |
0 |
0 |
T185 |
7 |
6 |
0 |
0 |
T186 |
13 |
12 |
0 |
0 |
T187 |
6 |
5 |
0 |
0 |
T188 |
8 |
7 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137771 |
136420 |
0 |
0 |
T1 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T30 |
3 |
2 |
0 |
0 |
T38 |
6 |
4 |
0 |
0 |
T39 |
37 |
35 |
0 |
0 |
T40 |
14 |
12 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
545 |
544 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T89 |
1 |
0 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T113 |
0 |
1 |
0 |
0 |
T165 |
0 |
1 |
0 |
0 |
T183 |
4 |
2 |
0 |
0 |
T184 |
17 |
33 |
0 |
0 |
T185 |
22 |
45 |
0 |
0 |
T186 |
13 |
31 |
0 |
0 |
T187 |
8 |
12 |
0 |
0 |
T188 |
10 |
9 |
0 |
0 |
T190 |
0 |
1 |
0 |
0 |
T191 |
0 |
4 |
0 |
0 |
T192 |
48 |
46 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T17,T59 |
0 | 1 | Covered | T16,T17,T59 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T17,T59 |
1 | 1 | Covered | T16,T17,T59 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
710 |
581 |
0 |
0 |
T16 |
2 |
1 |
0 |
0 |
T17 |
4 |
3 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T26 |
0 |
32 |
0 |
0 |
T58 |
2 |
1 |
0 |
0 |
T59 |
2 |
1 |
0 |
0 |
T64 |
16 |
15 |
0 |
0 |
T65 |
4 |
3 |
0 |
0 |
T68 |
0 |
54 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T166 |
0 |
5 |
0 |
0 |
T167 |
0 |
5 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1779 |
766 |
0 |
0 |
T1 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T30 |
3 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T89 |
1 |
0 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T113 |
0 |
1 |
0 |
0 |
T165 |
0 |
1 |
0 |
0 |
T190 |
0 |
1 |
0 |
0 |
T191 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T19 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3958 |
3942 |
0 |
0 |
selKnown1 |
699 |
680 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3958 |
3942 |
0 |
0 |
T22 |
1249 |
1248 |
0 |
0 |
T23 |
934 |
933 |
0 |
0 |
T24 |
961 |
960 |
0 |
0 |
T38 |
14 |
13 |
0 |
0 |
T39 |
15 |
14 |
0 |
0 |
T40 |
9 |
8 |
0 |
0 |
T192 |
10 |
9 |
0 |
0 |
T193 |
241 |
240 |
0 |
0 |
T194 |
244 |
243 |
0 |
0 |
T195 |
196 |
195 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
699 |
680 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T38 |
2 |
1 |
0 |
0 |
T39 |
21 |
20 |
0 |
0 |
T40 |
10 |
9 |
0 |
0 |
T43 |
545 |
544 |
0 |
0 |
T183 |
2 |
1 |
0 |
0 |
T184 |
0 |
17 |
0 |
0 |
T185 |
0 |
24 |
0 |
0 |
T186 |
0 |
19 |
0 |
0 |
T187 |
0 |
5 |
0 |
0 |
T192 |
29 |
28 |
0 |
0 |
T193 |
1 |
0 |
0 |
0 |
T194 |
1 |
0 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T38,T39 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T43,T20 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T21,T38,T39 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60 |
50 |
0 |
0 |
T38 |
5 |
4 |
0 |
0 |
T39 |
6 |
5 |
0 |
0 |
T40 |
4 |
3 |
0 |
0 |
T183 |
3 |
2 |
0 |
0 |
T184 |
7 |
6 |
0 |
0 |
T185 |
7 |
6 |
0 |
0 |
T186 |
13 |
12 |
0 |
0 |
T187 |
6 |
5 |
0 |
0 |
T188 |
8 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118 |
105 |
0 |
0 |
T38 |
4 |
3 |
0 |
0 |
T39 |
16 |
15 |
0 |
0 |
T40 |
4 |
3 |
0 |
0 |
T183 |
2 |
1 |
0 |
0 |
T184 |
17 |
16 |
0 |
0 |
T185 |
22 |
21 |
0 |
0 |
T186 |
13 |
12 |
0 |
0 |
T187 |
8 |
7 |
0 |
0 |
T188 |
10 |
9 |
0 |
0 |
T192 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T19 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T44,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T19 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3956 |
3938 |
0 |
0 |
selKnown1 |
159 |
145 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3956 |
3938 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1254 |
1253 |
0 |
0 |
T23 |
874 |
873 |
0 |
0 |
T24 |
959 |
958 |
0 |
0 |
T38 |
13 |
12 |
0 |
0 |
T39 |
16 |
15 |
0 |
0 |
T40 |
0 |
8 |
0 |
0 |
T192 |
0 |
12 |
0 |
0 |
T193 |
246 |
245 |
0 |
0 |
T194 |
262 |
261 |
0 |
0 |
T195 |
211 |
210 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159 |
145 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T38 |
9 |
8 |
0 |
0 |
T39 |
19 |
18 |
0 |
0 |
T40 |
14 |
13 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T183 |
7 |
6 |
0 |
0 |
T184 |
20 |
19 |
0 |
0 |
T185 |
0 |
17 |
0 |
0 |
T186 |
0 |
12 |
0 |
0 |
T187 |
0 |
13 |
0 |
0 |
T192 |
27 |
26 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T19,T21,T38 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T21,T38 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T19,T21,T38 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
63 |
51 |
0 |
0 |
T38 |
5 |
4 |
0 |
0 |
T39 |
6 |
5 |
0 |
0 |
T40 |
6 |
5 |
0 |
0 |
T183 |
5 |
4 |
0 |
0 |
T184 |
3 |
2 |
0 |
0 |
T185 |
14 |
13 |
0 |
0 |
T186 |
7 |
6 |
0 |
0 |
T187 |
6 |
5 |
0 |
0 |
T188 |
4 |
3 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131 |
119 |
0 |
0 |
T38 |
10 |
9 |
0 |
0 |
T39 |
14 |
13 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T183 |
9 |
8 |
0 |
0 |
T184 |
15 |
14 |
0 |
0 |
T185 |
21 |
20 |
0 |
0 |
T186 |
13 |
12 |
0 |
0 |
T187 |
13 |
12 |
0 |
0 |
T188 |
11 |
10 |
0 |
0 |
T192 |
16 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T21,T38 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
4350 |
4334 |
0 |
0 |
selKnown1 |
146 |
134 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4350 |
4334 |
0 |
0 |
T22 |
1233 |
1232 |
0 |
0 |
T23 |
917 |
916 |
0 |
0 |
T24 |
945 |
944 |
0 |
0 |
T38 |
15 |
14 |
0 |
0 |
T39 |
15 |
14 |
0 |
0 |
T40 |
9 |
8 |
0 |
0 |
T192 |
11 |
10 |
0 |
0 |
T193 |
389 |
388 |
0 |
0 |
T194 |
390 |
389 |
0 |
0 |
T195 |
335 |
334 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146 |
134 |
0 |
0 |
T38 |
8 |
7 |
0 |
0 |
T39 |
31 |
30 |
0 |
0 |
T40 |
5 |
4 |
0 |
0 |
T183 |
4 |
3 |
0 |
0 |
T184 |
10 |
9 |
0 |
0 |
T185 |
15 |
14 |
0 |
0 |
T186 |
15 |
14 |
0 |
0 |
T187 |
6 |
5 |
0 |
0 |
T188 |
20 |
19 |
0 |
0 |
T192 |
30 |
29 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T19 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T19 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92 |
74 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
3 |
2 |
0 |
0 |
T23 |
3 |
2 |
0 |
0 |
T24 |
3 |
2 |
0 |
0 |
T38 |
7 |
6 |
0 |
0 |
T39 |
3 |
2 |
0 |
0 |
T40 |
0 |
5 |
0 |
0 |
T192 |
0 |
1 |
0 |
0 |
T193 |
3 |
2 |
0 |
0 |
T194 |
3 |
2 |
0 |
0 |
T195 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128 |
115 |
0 |
0 |
T38 |
6 |
5 |
0 |
0 |
T39 |
22 |
21 |
0 |
0 |
T40 |
6 |
5 |
0 |
0 |
T183 |
5 |
4 |
0 |
0 |
T184 |
14 |
13 |
0 |
0 |
T185 |
13 |
12 |
0 |
0 |
T186 |
18 |
17 |
0 |
0 |
T187 |
5 |
4 |
0 |
0 |
T188 |
19 |
18 |
0 |
0 |
T192 |
17 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T38,T39 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
4322 |
4305 |
0 |
0 |
selKnown1 |
266 |
255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4322 |
4305 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1239 |
1238 |
0 |
0 |
T23 |
858 |
857 |
0 |
0 |
T24 |
942 |
941 |
0 |
0 |
T38 |
9 |
8 |
0 |
0 |
T39 |
15 |
14 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T192 |
0 |
12 |
0 |
0 |
T193 |
393 |
392 |
0 |
0 |
T194 |
408 |
407 |
0 |
0 |
T195 |
351 |
350 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
266 |
255 |
0 |
0 |
T38 |
8 |
7 |
0 |
0 |
T39 |
35 |
34 |
0 |
0 |
T40 |
6 |
5 |
0 |
0 |
T43 |
113 |
112 |
0 |
0 |
T183 |
5 |
4 |
0 |
0 |
T184 |
14 |
13 |
0 |
0 |
T185 |
25 |
24 |
0 |
0 |
T186 |
12 |
11 |
0 |
0 |
T187 |
8 |
7 |
0 |
0 |
T192 |
25 |
24 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T20,T38 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
86 |
69 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
3 |
2 |
0 |
0 |
T23 |
3 |
2 |
0 |
0 |
T24 |
3 |
2 |
0 |
0 |
T38 |
6 |
5 |
0 |
0 |
T39 |
8 |
7 |
0 |
0 |
T40 |
5 |
4 |
0 |
0 |
T192 |
0 |
4 |
0 |
0 |
T193 |
3 |
2 |
0 |
0 |
T194 |
3 |
2 |
0 |
0 |
T195 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129 |
117 |
0 |
0 |
T38 |
8 |
7 |
0 |
0 |
T39 |
24 |
23 |
0 |
0 |
T40 |
3 |
2 |
0 |
0 |
T183 |
10 |
9 |
0 |
0 |
T184 |
8 |
7 |
0 |
0 |
T185 |
19 |
18 |
0 |
0 |
T186 |
18 |
17 |
0 |
0 |
T187 |
3 |
2 |
0 |
0 |
T188 |
14 |
13 |
0 |
0 |
T192 |
20 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T58,T7 |
0 | 1 | Covered | T19,T43,T44 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T19 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T58,T7 |
1 | 1 | Covered | T19,T43,T44 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
745 |
723 |
0 |
0 |
selKnown1 |
3805 |
3777 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
745 |
723 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T39 |
21 |
20 |
0 |
0 |
T40 |
0 |
6 |
0 |
0 |
T43 |
546 |
545 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T183 |
0 |
11 |
0 |
0 |
T184 |
0 |
17 |
0 |
0 |
T185 |
0 |
25 |
0 |
0 |
T186 |
0 |
19 |
0 |
0 |
T187 |
0 |
28 |
0 |
0 |
T192 |
0 |
18 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3805 |
3777 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
1233 |
1232 |
0 |
0 |
T23 |
917 |
916 |
0 |
0 |
T24 |
945 |
944 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T39 |
0 |
6 |
0 |
0 |
T40 |
0 |
8 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T192 |
0 |
9 |
0 |
0 |
T193 |
206 |
205 |
0 |
0 |
T194 |
0 |
207 |
0 |
0 |
T195 |
0 |
160 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T58,T7 |
0 | 1 | Covered | T19,T43,T44 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T19 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T58,T7 |
1 | 1 | Covered | T19,T43,T44 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
744 |
722 |
0 |
0 |
selKnown1 |
3800 |
3772 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
744 |
722 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T38 |
19 |
18 |
0 |
0 |
T39 |
21 |
20 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T43 |
546 |
545 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T183 |
0 |
11 |
0 |
0 |
T184 |
0 |
19 |
0 |
0 |
T185 |
0 |
23 |
0 |
0 |
T186 |
0 |
19 |
0 |
0 |
T187 |
0 |
27 |
0 |
0 |
T192 |
0 |
19 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3800 |
3772 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
1233 |
1232 |
0 |
0 |
T23 |
917 |
916 |
0 |
0 |
T24 |
945 |
944 |
0 |
0 |
T38 |
0 |
11 |
0 |
0 |
T39 |
0 |
6 |
0 |
0 |
T40 |
0 |
6 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T192 |
0 |
8 |
0 |
0 |
T193 |
206 |
205 |
0 |
0 |
T194 |
0 |
207 |
0 |
0 |
T195 |
0 |
160 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T58,T19 |
0 | 1 | Covered | T22,T23,T19 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T19 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T58,T19 |
1 | 1 | Covered | T22,T23,T19 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
195 |
167 |
0 |
0 |
selKnown1 |
3803 |
3775 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195 |
167 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T38 |
0 |
16 |
0 |
0 |
T39 |
0 |
27 |
0 |
0 |
T40 |
0 |
13 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T183 |
0 |
5 |
0 |
0 |
T184 |
0 |
12 |
0 |
0 |
T185 |
0 |
20 |
0 |
0 |
T186 |
0 |
14 |
0 |
0 |
T187 |
0 |
20 |
0 |
0 |
T192 |
0 |
23 |
0 |
0 |
T193 |
1 |
0 |
0 |
0 |
T194 |
1 |
0 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3803 |
3775 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
1239 |
1238 |
0 |
0 |
T23 |
858 |
857 |
0 |
0 |
T24 |
942 |
941 |
0 |
0 |
T38 |
0 |
11 |
0 |
0 |
T39 |
0 |
14 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T192 |
0 |
7 |
0 |
0 |
T193 |
210 |
209 |
0 |
0 |
T194 |
0 |
225 |
0 |
0 |
T195 |
0 |
176 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T58,T19 |
0 | 1 | Covered | T22,T23,T19 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T19 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T58,T19 |
1 | 1 | Covered | T22,T23,T19 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
198 |
170 |
0 |
0 |
selKnown1 |
3800 |
3772 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
198 |
170 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T38 |
0 |
16 |
0 |
0 |
T39 |
0 |
28 |
0 |
0 |
T40 |
0 |
13 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T183 |
0 |
5 |
0 |
0 |
T184 |
0 |
13 |
0 |
0 |
T185 |
0 |
21 |
0 |
0 |
T186 |
0 |
15 |
0 |
0 |
T187 |
0 |
19 |
0 |
0 |
T192 |
0 |
23 |
0 |
0 |
T193 |
1 |
0 |
0 |
0 |
T194 |
1 |
0 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3800 |
3772 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
1239 |
1238 |
0 |
0 |
T23 |
858 |
857 |
0 |
0 |
T24 |
942 |
941 |
0 |
0 |
T38 |
0 |
12 |
0 |
0 |
T39 |
0 |
15 |
0 |
0 |
T40 |
0 |
8 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T192 |
0 |
7 |
0 |
0 |
T193 |
210 |
209 |
0 |
0 |
T194 |
0 |
225 |
0 |
0 |
T195 |
0 |
176 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T58,T19 |
0 | 1 | Covered | T20,T21,T38 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T58,T19 |
1 | 1 | Covered | T20,T21,T38 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
173 |
155 |
0 |
0 |
selKnown1 |
29762 |
29733 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173 |
155 |
0 |
0 |
T38 |
22 |
21 |
0 |
0 |
T39 |
11 |
10 |
0 |
0 |
T40 |
11 |
10 |
0 |
0 |
T183 |
18 |
17 |
0 |
0 |
T184 |
12 |
11 |
0 |
0 |
T185 |
8 |
7 |
0 |
0 |
T186 |
19 |
18 |
0 |
0 |
T187 |
20 |
19 |
0 |
0 |
T188 |
19 |
18 |
0 |
0 |
T192 |
25 |
24 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29762 |
29733 |
0 |
0 |
T18 |
4025 |
4024 |
0 |
0 |
T22 |
1248 |
1247 |
0 |
0 |
T23 |
933 |
932 |
0 |
0 |
T24 |
960 |
959 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T145 |
1668 |
1667 |
0 |
0 |
T193 |
422 |
421 |
0 |
0 |
T199 |
4729 |
4728 |
0 |
0 |
T200 |
1671 |
1670 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T58,T19 |
0 | 1 | Covered | T20,T21,T38 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T58,T19 |
1 | 1 | Covered | T20,T21,T38 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
173 |
155 |
0 |
0 |
selKnown1 |
29753 |
29724 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173 |
155 |
0 |
0 |
T38 |
22 |
21 |
0 |
0 |
T39 |
10 |
9 |
0 |
0 |
T40 |
12 |
11 |
0 |
0 |
T183 |
19 |
18 |
0 |
0 |
T184 |
13 |
12 |
0 |
0 |
T185 |
9 |
8 |
0 |
0 |
T186 |
19 |
18 |
0 |
0 |
T187 |
21 |
20 |
0 |
0 |
T188 |
17 |
16 |
0 |
0 |
T192 |
23 |
22 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29753 |
29724 |
0 |
0 |
T18 |
4025 |
4024 |
0 |
0 |
T22 |
1248 |
1247 |
0 |
0 |
T23 |
933 |
932 |
0 |
0 |
T24 |
960 |
959 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T145 |
1668 |
1667 |
0 |
0 |
T193 |
422 |
421 |
0 |
0 |
T199 |
4729 |
4728 |
0 |
0 |
T200 |
1671 |
1670 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T30,T16 |
0 | 1 | Covered | T5,T30,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T19 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T30,T16 |
1 | 1 | Covered | T5,T30,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
429 |
387 |
0 |
0 |
selKnown1 |
29748 |
29717 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429 |
387 |
0 |
0 |
T5 |
34 |
33 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T30 |
2 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T43 |
0 |
108 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T201 |
2 |
1 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
T203 |
0 |
32 |
0 |
0 |
T204 |
0 |
34 |
0 |
0 |
T205 |
0 |
7 |
0 |
0 |
T206 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29748 |
29717 |
0 |
0 |
T18 |
4025 |
4024 |
0 |
0 |
T19 |
2 |
1 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T22 |
1253 |
1252 |
0 |
0 |
T23 |
873 |
872 |
0 |
0 |
T24 |
958 |
957 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T145 |
1668 |
1667 |
0 |
0 |
T193 |
427 |
426 |
0 |
0 |
T199 |
4729 |
4728 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T30,T16 |
0 | 1 | Covered | T5,T30,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T19 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T30,T16 |
1 | 1 | Covered | T5,T30,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
430 |
388 |
0 |
0 |
selKnown1 |
29745 |
29714 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430 |
388 |
0 |
0 |
T5 |
34 |
33 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T30 |
2 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T43 |
0 |
108 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T201 |
2 |
1 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
T203 |
0 |
32 |
0 |
0 |
T204 |
0 |
34 |
0 |
0 |
T205 |
0 |
7 |
0 |
0 |
T206 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29745 |
29714 |
0 |
0 |
T18 |
4025 |
4024 |
0 |
0 |
T19 |
2 |
1 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T22 |
1253 |
1252 |
0 |
0 |
T23 |
873 |
872 |
0 |
0 |
T24 |
958 |
957 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T145 |
1668 |
1667 |
0 |
0 |
T193 |
427 |
426 |
0 |
0 |
T199 |
4729 |
4728 |
0 |
0 |