Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T26,T27 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T26,T27 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T26,T27 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
16126 |
15657 |
0 |
0 |
selKnown1 |
126365 |
125019 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16126 |
15657 |
0 |
0 |
T22 |
4 |
3 |
0 |
0 |
T26 |
19 |
18 |
0 |
0 |
T28 |
170 |
169 |
0 |
0 |
T43 |
17 |
15 |
0 |
0 |
T44 |
34 |
32 |
0 |
0 |
T45 |
21 |
19 |
0 |
0 |
T60 |
46 |
45 |
0 |
0 |
T61 |
3 |
2 |
0 |
0 |
T63 |
1 |
0 |
0 |
0 |
T67 |
3 |
2 |
0 |
0 |
T73 |
1 |
0 |
0 |
0 |
T74 |
4 |
3 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
T121 |
1 |
0 |
0 |
0 |
T165 |
3 |
2 |
0 |
0 |
T188 |
0 |
5 |
0 |
0 |
T189 |
0 |
5 |
0 |
0 |
T190 |
0 |
5 |
0 |
0 |
T191 |
8 |
7 |
0 |
0 |
T192 |
11 |
10 |
0 |
0 |
T193 |
9 |
8 |
0 |
0 |
T194 |
4 |
3 |
0 |
0 |
T195 |
5 |
4 |
0 |
0 |
T196 |
8 |
7 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126365 |
125019 |
0 |
0 |
T4 |
3 |
2 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T43 |
27 |
25 |
0 |
0 |
T44 |
21 |
19 |
0 |
0 |
T45 |
59 |
57 |
0 |
0 |
T46 |
545 |
544 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
T191 |
19 |
17 |
0 |
0 |
T192 |
20 |
18 |
0 |
0 |
T193 |
6 |
8 |
0 |
0 |
T194 |
22 |
47 |
0 |
0 |
T195 |
16 |
28 |
0 |
0 |
T196 |
14 |
13 |
0 |
0 |
T198 |
12 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T62,T60,T63 |
0 | 1 | Covered | T62,T23,T60 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T62,T60,T63 |
1 | 1 | Covered | T62,T23,T60 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
816 |
684 |
0 |
0 |
T22 |
4 |
3 |
0 |
0 |
T60 |
46 |
45 |
0 |
0 |
T61 |
3 |
2 |
0 |
0 |
T63 |
1 |
0 |
0 |
0 |
T67 |
3 |
2 |
0 |
0 |
T73 |
1 |
0 |
0 |
0 |
T74 |
4 |
3 |
0 |
0 |
T75 |
0 |
1 |
0 |
0 |
T121 |
1 |
0 |
0 |
0 |
T165 |
3 |
2 |
0 |
0 |
T188 |
0 |
5 |
0 |
0 |
T189 |
0 |
5 |
0 |
0 |
T190 |
0 |
5 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1795 |
781 |
0 |
0 |
T4 |
3 |
2 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T28,T199,T200 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T28,T199 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T28,T199,T200 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2737 |
2720 |
0 |
0 |
selKnown1 |
711 |
693 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2737 |
2720 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
19 |
18 |
0 |
0 |
T28 |
170 |
169 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T44 |
24 |
23 |
0 |
0 |
T45 |
15 |
14 |
0 |
0 |
T198 |
0 |
4 |
0 |
0 |
T199 |
248 |
247 |
0 |
0 |
T200 |
905 |
904 |
0 |
0 |
T201 |
197 |
196 |
0 |
0 |
T202 |
1054 |
1053 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
711 |
693 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T43 |
17 |
16 |
0 |
0 |
T44 |
12 |
11 |
0 |
0 |
T45 |
33 |
32 |
0 |
0 |
T46 |
545 |
544 |
0 |
0 |
T191 |
12 |
11 |
0 |
0 |
T192 |
12 |
11 |
0 |
0 |
T193 |
0 |
3 |
0 |
0 |
T194 |
0 |
26 |
0 |
0 |
T195 |
0 |
13 |
0 |
0 |
T198 |
10 |
9 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T46,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70 |
58 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T44 |
10 |
9 |
0 |
0 |
T45 |
6 |
5 |
0 |
0 |
T191 |
8 |
7 |
0 |
0 |
T192 |
11 |
10 |
0 |
0 |
T193 |
9 |
8 |
0 |
0 |
T194 |
4 |
3 |
0 |
0 |
T195 |
5 |
4 |
0 |
0 |
T196 |
8 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123 |
110 |
0 |
0 |
T43 |
10 |
9 |
0 |
0 |
T44 |
9 |
8 |
0 |
0 |
T45 |
26 |
25 |
0 |
0 |
T191 |
7 |
6 |
0 |
0 |
T192 |
8 |
7 |
0 |
0 |
T193 |
6 |
5 |
0 |
0 |
T194 |
22 |
21 |
0 |
0 |
T195 |
16 |
15 |
0 |
0 |
T196 |
14 |
13 |
0 |
0 |
T198 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T28,T199,T200 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T27,T46,T47 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T28,T199,T200 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2717 |
2701 |
0 |
0 |
selKnown1 |
132 |
119 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2717 |
2701 |
0 |
0 |
T26 |
19 |
18 |
0 |
0 |
T28 |
160 |
159 |
0 |
0 |
T43 |
15 |
14 |
0 |
0 |
T44 |
18 |
17 |
0 |
0 |
T45 |
19 |
18 |
0 |
0 |
T198 |
3 |
2 |
0 |
0 |
T199 |
255 |
254 |
0 |
0 |
T200 |
894 |
893 |
0 |
0 |
T201 |
189 |
188 |
0 |
0 |
T202 |
1059 |
1058 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132 |
119 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
21 |
20 |
0 |
0 |
T45 |
18 |
17 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T191 |
9 |
8 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
T193 |
5 |
4 |
0 |
0 |
T194 |
25 |
24 |
0 |
0 |
T195 |
0 |
12 |
0 |
0 |
T198 |
8 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T24,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T46,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T24,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
44 |
32 |
0 |
0 |
T43 |
4 |
3 |
0 |
0 |
T44 |
10 |
9 |
0 |
0 |
T45 |
4 |
3 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
T193 |
5 |
4 |
0 |
0 |
T194 |
4 |
3 |
0 |
0 |
T195 |
2 |
1 |
0 |
0 |
T196 |
3 |
2 |
0 |
0 |
T198 |
2 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114 |
100 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
19 |
18 |
0 |
0 |
T45 |
11 |
10 |
0 |
0 |
T191 |
8 |
7 |
0 |
0 |
T192 |
10 |
9 |
0 |
0 |
T193 |
10 |
9 |
0 |
0 |
T194 |
16 |
15 |
0 |
0 |
T195 |
7 |
6 |
0 |
0 |
T196 |
15 |
14 |
0 |
0 |
T198 |
6 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T28,T199 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T44,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T28,T199 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3166 |
3150 |
0 |
0 |
selKnown1 |
173 |
163 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3166 |
3150 |
0 |
0 |
T28 |
345 |
344 |
0 |
0 |
T43 |
17 |
16 |
0 |
0 |
T44 |
17 |
16 |
0 |
0 |
T45 |
16 |
15 |
0 |
0 |
T191 |
13 |
12 |
0 |
0 |
T198 |
5 |
4 |
0 |
0 |
T199 |
389 |
388 |
0 |
0 |
T200 |
888 |
887 |
0 |
0 |
T201 |
375 |
374 |
0 |
0 |
T202 |
1038 |
1037 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173 |
163 |
0 |
0 |
T43 |
16 |
15 |
0 |
0 |
T44 |
10 |
9 |
0 |
0 |
T45 |
34 |
33 |
0 |
0 |
T191 |
15 |
14 |
0 |
0 |
T192 |
9 |
8 |
0 |
0 |
T193 |
13 |
12 |
0 |
0 |
T194 |
20 |
19 |
0 |
0 |
T195 |
25 |
24 |
0 |
0 |
T196 |
24 |
23 |
0 |
0 |
T198 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T28,T199 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T25,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T28,T199 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70 |
52 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T28 |
3 |
2 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T44 |
4 |
3 |
0 |
0 |
T45 |
5 |
4 |
0 |
0 |
T191 |
0 |
8 |
0 |
0 |
T198 |
0 |
3 |
0 |
0 |
T199 |
3 |
2 |
0 |
0 |
T200 |
3 |
2 |
0 |
0 |
T201 |
3 |
2 |
0 |
0 |
T202 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154 |
142 |
0 |
0 |
T43 |
13 |
12 |
0 |
0 |
T44 |
13 |
12 |
0 |
0 |
T45 |
29 |
28 |
0 |
0 |
T191 |
8 |
7 |
0 |
0 |
T192 |
9 |
8 |
0 |
0 |
T193 |
10 |
9 |
0 |
0 |
T194 |
25 |
24 |
0 |
0 |
T195 |
22 |
21 |
0 |
0 |
T196 |
18 |
17 |
0 |
0 |
T198 |
5 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T28,T199 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T46,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T28,T199 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3158 |
3142 |
0 |
0 |
selKnown1 |
303 |
289 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3158 |
3142 |
0 |
0 |
T28 |
334 |
333 |
0 |
0 |
T43 |
15 |
14 |
0 |
0 |
T44 |
20 |
19 |
0 |
0 |
T45 |
20 |
19 |
0 |
0 |
T191 |
19 |
18 |
0 |
0 |
T198 |
6 |
5 |
0 |
0 |
T199 |
396 |
395 |
0 |
0 |
T200 |
877 |
876 |
0 |
0 |
T201 |
369 |
368 |
0 |
0 |
T202 |
1043 |
1042 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
303 |
289 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T43 |
15 |
14 |
0 |
0 |
T44 |
14 |
13 |
0 |
0 |
T45 |
27 |
26 |
0 |
0 |
T46 |
144 |
143 |
0 |
0 |
T191 |
14 |
13 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
T193 |
4 |
3 |
0 |
0 |
T194 |
0 |
24 |
0 |
0 |
T195 |
0 |
15 |
0 |
0 |
T198 |
13 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T28,T199,T200 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T46,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T28,T199,T200 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70 |
54 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T28 |
3 |
2 |
0 |
0 |
T43 |
4 |
3 |
0 |
0 |
T44 |
11 |
10 |
0 |
0 |
T45 |
6 |
5 |
0 |
0 |
T191 |
0 |
3 |
0 |
0 |
T198 |
2 |
1 |
0 |
0 |
T199 |
3 |
2 |
0 |
0 |
T200 |
3 |
2 |
0 |
0 |
T201 |
3 |
2 |
0 |
0 |
T202 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139 |
125 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
8 |
7 |
0 |
0 |
T45 |
23 |
22 |
0 |
0 |
T191 |
16 |
15 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
T193 |
6 |
5 |
0 |
0 |
T194 |
16 |
15 |
0 |
0 |
T195 |
22 |
21 |
0 |
0 |
T196 |
20 |
19 |
0 |
0 |
T198 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T36,T82 |
0 | 1 | Covered | T23,T27,T46 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T26,T11 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T36,T82 |
1 | 1 | Covered | T23,T27,T46 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
745 |
724 |
0 |
0 |
selKnown1 |
2573 |
2545 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
745 |
724 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T43 |
22 |
21 |
0 |
0 |
T44 |
20 |
19 |
0 |
0 |
T45 |
28 |
27 |
0 |
0 |
T46 |
546 |
545 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T191 |
0 |
17 |
0 |
0 |
T192 |
0 |
14 |
0 |
0 |
T193 |
0 |
14 |
0 |
0 |
T194 |
0 |
28 |
0 |
0 |
T195 |
0 |
23 |
0 |
0 |
T198 |
0 |
7 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2573 |
2545 |
0 |
0 |
T28 |
135 |
134 |
0 |
0 |
T43 |
0 |
12 |
0 |
0 |
T44 |
0 |
24 |
0 |
0 |
T45 |
0 |
9 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T191 |
0 |
18 |
0 |
0 |
T198 |
0 |
4 |
0 |
0 |
T199 |
210 |
209 |
0 |
0 |
T200 |
888 |
887 |
0 |
0 |
T201 |
160 |
159 |
0 |
0 |
T202 |
1038 |
1037 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T36,T82 |
0 | 1 | Covered | T23,T27,T46 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T26,T11 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T36,T82 |
1 | 1 | Covered | T23,T27,T46 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
746 |
725 |
0 |
0 |
selKnown1 |
2569 |
2541 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
746 |
725 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T43 |
22 |
21 |
0 |
0 |
T44 |
21 |
20 |
0 |
0 |
T45 |
25 |
24 |
0 |
0 |
T46 |
546 |
545 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T191 |
0 |
17 |
0 |
0 |
T192 |
0 |
13 |
0 |
0 |
T193 |
0 |
15 |
0 |
0 |
T194 |
0 |
30 |
0 |
0 |
T195 |
0 |
23 |
0 |
0 |
T198 |
0 |
8 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2569 |
2541 |
0 |
0 |
T28 |
135 |
134 |
0 |
0 |
T43 |
0 |
13 |
0 |
0 |
T44 |
0 |
23 |
0 |
0 |
T45 |
0 |
9 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T191 |
0 |
16 |
0 |
0 |
T198 |
0 |
5 |
0 |
0 |
T199 |
210 |
209 |
0 |
0 |
T200 |
888 |
887 |
0 |
0 |
T201 |
160 |
159 |
0 |
0 |
T202 |
1038 |
1037 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T36,T82 |
0 | 1 | Covered | T26,T27,T28 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T27,T28 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T36,T82 |
1 | 1 | Covered | T26,T27,T28 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
207 |
182 |
0 |
0 |
selKnown1 |
2558 |
2532 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207 |
182 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T43 |
21 |
20 |
0 |
0 |
T44 |
17 |
16 |
0 |
0 |
T45 |
0 |
26 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T191 |
0 |
25 |
0 |
0 |
T192 |
0 |
19 |
0 |
0 |
T193 |
0 |
16 |
0 |
0 |
T194 |
0 |
18 |
0 |
0 |
T195 |
0 |
16 |
0 |
0 |
T198 |
0 |
4 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2558 |
2532 |
0 |
0 |
T28 |
124 |
123 |
0 |
0 |
T43 |
0 |
15 |
0 |
0 |
T44 |
0 |
11 |
0 |
0 |
T45 |
0 |
12 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T191 |
0 |
20 |
0 |
0 |
T198 |
0 |
2 |
0 |
0 |
T199 |
217 |
216 |
0 |
0 |
T200 |
877 |
876 |
0 |
0 |
T201 |
154 |
153 |
0 |
0 |
T202 |
1043 |
1042 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T36,T82 |
0 | 1 | Covered | T26,T27,T28 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T27,T28 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T36,T82 |
1 | 1 | Covered | T26,T27,T28 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
194 |
169 |
0 |
0 |
selKnown1 |
2557 |
2531 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
194 |
169 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T43 |
19 |
18 |
0 |
0 |
T44 |
15 |
14 |
0 |
0 |
T45 |
0 |
22 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T191 |
0 |
22 |
0 |
0 |
T192 |
0 |
19 |
0 |
0 |
T193 |
0 |
14 |
0 |
0 |
T194 |
0 |
18 |
0 |
0 |
T195 |
0 |
15 |
0 |
0 |
T198 |
0 |
5 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2557 |
2531 |
0 |
0 |
T28 |
124 |
123 |
0 |
0 |
T43 |
0 |
15 |
0 |
0 |
T44 |
0 |
10 |
0 |
0 |
T45 |
0 |
11 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T191 |
0 |
18 |
0 |
0 |
T198 |
0 |
3 |
0 |
0 |
T199 |
217 |
216 |
0 |
0 |
T200 |
877 |
876 |
0 |
0 |
T201 |
154 |
153 |
0 |
0 |
T202 |
1043 |
1042 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T36,T82 |
0 | 1 | Covered | T24,T43,T44 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T28,T199,T200 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T36,T82 |
1 | 1 | Covered | T24,T43,T44 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
218 |
201 |
0 |
0 |
selKnown1 |
28126 |
28098 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
218 |
201 |
0 |
0 |
T43 |
16 |
15 |
0 |
0 |
T44 |
17 |
16 |
0 |
0 |
T45 |
26 |
25 |
0 |
0 |
T191 |
12 |
11 |
0 |
0 |
T192 |
17 |
16 |
0 |
0 |
T193 |
14 |
13 |
0 |
0 |
T194 |
19 |
18 |
0 |
0 |
T195 |
50 |
49 |
0 |
0 |
T196 |
20 |
19 |
0 |
0 |
T198 |
20 |
19 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28126 |
28098 |
0 |
0 |
T26 |
18 |
17 |
0 |
0 |
T28 |
378 |
377 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T53 |
20 |
19 |
0 |
0 |
T143 |
4029 |
4028 |
0 |
0 |
T199 |
423 |
422 |
0 |
0 |
T200 |
904 |
903 |
0 |
0 |
T205 |
2358 |
2357 |
0 |
0 |
T206 |
4725 |
4724 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T36,T82 |
0 | 1 | Covered | T24,T43,T44 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T28,T199,T200 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T36,T82 |
1 | 1 | Covered | T24,T43,T44 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
223 |
206 |
0 |
0 |
selKnown1 |
28127 |
28099 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
223 |
206 |
0 |
0 |
T43 |
15 |
14 |
0 |
0 |
T44 |
19 |
18 |
0 |
0 |
T45 |
24 |
23 |
0 |
0 |
T191 |
13 |
12 |
0 |
0 |
T192 |
14 |
13 |
0 |
0 |
T193 |
14 |
13 |
0 |
0 |
T194 |
20 |
19 |
0 |
0 |
T195 |
56 |
55 |
0 |
0 |
T196 |
20 |
19 |
0 |
0 |
T198 |
21 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28127 |
28099 |
0 |
0 |
T26 |
18 |
17 |
0 |
0 |
T28 |
378 |
377 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T53 |
20 |
19 |
0 |
0 |
T143 |
4029 |
4028 |
0 |
0 |
T199 |
423 |
422 |
0 |
0 |
T200 |
904 |
903 |
0 |
0 |
T205 |
2358 |
2357 |
0 |
0 |
T206 |
4725 |
4724 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T34,T35,T36 |
0 | 1 | Covered | T23,T34,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T28,T199 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T34,T35,T36 |
1 | 1 | Covered | T23,T34,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
476 |
432 |
0 |
0 |
selKnown1 |
28104 |
28074 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
476 |
432 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T34 |
8 |
7 |
0 |
0 |
T35 |
8 |
7 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T46 |
0 |
141 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T207 |
2 |
1 |
0 |
0 |
T208 |
0 |
7 |
0 |
0 |
T209 |
0 |
31 |
0 |
0 |
T210 |
0 |
1 |
0 |
0 |
T211 |
0 |
1 |
0 |
0 |
T212 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28104 |
28074 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T26 |
18 |
17 |
0 |
0 |
T28 |
368 |
367 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T53 |
20 |
19 |
0 |
0 |
T143 |
4029 |
4028 |
0 |
0 |
T199 |
430 |
429 |
0 |
0 |
T205 |
2358 |
2357 |
0 |
0 |
T206 |
4725 |
4724 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T34,T35,T36 |
0 | 1 | Covered | T23,T34,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T28,T199 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T34,T35,T36 |
1 | 1 | Covered | T23,T34,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
469 |
425 |
0 |
0 |
selKnown1 |
28107 |
28077 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
469 |
425 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T34 |
8 |
7 |
0 |
0 |
T35 |
8 |
7 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T46 |
0 |
141 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T207 |
2 |
1 |
0 |
0 |
T208 |
0 |
7 |
0 |
0 |
T209 |
0 |
31 |
0 |
0 |
T210 |
0 |
1 |
0 |
0 |
T211 |
0 |
1 |
0 |
0 |
T212 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28107 |
28077 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T26 |
18 |
17 |
0 |
0 |
T28 |
368 |
367 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T53 |
20 |
19 |
0 |
0 |
T143 |
4029 |
4028 |
0 |
0 |
T199 |
430 |
429 |
0 |
0 |
T205 |
2358 |
2357 |
0 |
0 |
T206 |
4725 |
4724 |
0 |
0 |