Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T7,T8,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T16,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T2,T3 |
1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2305502 |
0 |
0 |
T1 |
178783 |
634 |
0 |
0 |
T2 |
23050 |
643 |
0 |
0 |
T3 |
0 |
668 |
0 |
0 |
T9 |
0 |
961 |
0 |
0 |
T10 |
0 |
1444 |
0 |
0 |
T12 |
0 |
1843 |
0 |
0 |
T13 |
0 |
1874 |
0 |
0 |
T16 |
42346 |
455 |
0 |
0 |
T17 |
0 |
427 |
0 |
0 |
T29 |
41214 |
0 |
0 |
0 |
T67 |
46847 |
0 |
0 |
0 |
T102 |
0 |
775 |
0 |
0 |
T103 |
0 |
793 |
0 |
0 |
T104 |
0 |
781 |
0 |
0 |
T105 |
22891 |
0 |
0 |
0 |
T106 |
322517 |
0 |
0 |
0 |
T107 |
53725 |
0 |
0 |
0 |
T108 |
620062 |
0 |
0 |
0 |
T109 |
42647 |
0 |
0 |
0 |
T110 |
309438 |
0 |
0 |
0 |
T111 |
102551 |
0 |
0 |
0 |
T117 |
403050 |
0 |
0 |
0 |
T122 |
62298 |
0 |
0 |
0 |
T144 |
0 |
1732 |
0 |
0 |
T145 |
0 |
2629 |
0 |
0 |
T189 |
84586 |
0 |
0 |
0 |
T249 |
63320 |
0 |
0 |
0 |
T380 |
0 |
11586 |
0 |
0 |
T381 |
0 |
13836 |
0 |
0 |
T383 |
0 |
2256 |
0 |
0 |
T384 |
0 |
1133 |
0 |
0 |
T418 |
0 |
816 |
0 |
0 |
T419 |
0 |
541 |
0 |
0 |
T420 |
0 |
242 |
0 |
0 |
T421 |
83047 |
0 |
0 |
0 |
T422 |
19772 |
0 |
0 |
0 |
T423 |
52702 |
0 |
0 |
0 |
T424 |
97662 |
0 |
0 |
0 |
T425 |
33734 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
45951950 |
40270325 |
0 |
0 |
T4 |
31000 |
17400 |
0 |
0 |
T5 |
37000 |
32475 |
0 |
0 |
T6 |
14750 |
10300 |
0 |
0 |
T18 |
13975 |
9700 |
0 |
0 |
T19 |
9250 |
4975 |
0 |
0 |
T20 |
36325 |
31950 |
0 |
0 |
T21 |
39525 |
33625 |
0 |
0 |
T23 |
10500 |
6225 |
0 |
0 |
T48 |
29525 |
25200 |
0 |
0 |
T62 |
6650 |
2350 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5859 |
0 |
0 |
T1 |
178783 |
2 |
0 |
0 |
T2 |
23050 |
2 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T16 |
42346 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T29 |
41214 |
0 |
0 |
0 |
T67 |
46847 |
0 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
22891 |
0 |
0 |
0 |
T106 |
322517 |
0 |
0 |
0 |
T107 |
53725 |
0 |
0 |
0 |
T108 |
620062 |
0 |
0 |
0 |
T109 |
42647 |
0 |
0 |
0 |
T110 |
309438 |
0 |
0 |
0 |
T111 |
102551 |
0 |
0 |
0 |
T117 |
403050 |
0 |
0 |
0 |
T122 |
62298 |
0 |
0 |
0 |
T144 |
0 |
6 |
0 |
0 |
T145 |
0 |
6 |
0 |
0 |
T189 |
84586 |
0 |
0 |
0 |
T249 |
63320 |
0 |
0 |
0 |
T380 |
0 |
30 |
0 |
0 |
T381 |
0 |
33 |
0 |
0 |
T383 |
0 |
6 |
0 |
0 |
T384 |
0 |
3 |
0 |
0 |
T418 |
0 |
2 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
0 |
1 |
0 |
0 |
T421 |
83047 |
0 |
0 |
0 |
T422 |
19772 |
0 |
0 |
0 |
T423 |
52702 |
0 |
0 |
0 |
T424 |
97662 |
0 |
0 |
0 |
T425 |
33734 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1303750 |
1273200 |
0 |
0 |
T5 |
1324850 |
1312500 |
0 |
0 |
T6 |
841925 |
818025 |
0 |
0 |
T18 |
869850 |
860050 |
0 |
0 |
T19 |
589600 |
572025 |
0 |
0 |
T20 |
1565700 |
1553200 |
0 |
0 |
T21 |
2177950 |
2150175 |
0 |
0 |
T23 |
662675 |
647975 |
0 |
0 |
T48 |
1096025 |
1088900 |
0 |
0 |
T62 |
296775 |
276150 |
0 |
0 |