Toggle Coverage for Module :
hmac
| Total | Covered | Percent |
Totals |
33 |
33 |
100.00 |
Total Bits |
316 |
316 |
100.00 |
Total Bits 0->1 |
158 |
158 |
100.00 |
Total Bits 1->0 |
158 |
158 |
100.00 |
| | | |
Ports |
33 |
33 |
100.00 |
Port Bits |
316 |
316 |
100.00 |
Port Bits 0->1 |
158 |
158 |
100.00 |
Port Bits 1->0 |
158 |
158 |
100.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
rst_ni |
Yes |
Yes |
T5,T16,T64 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T5,T16,T64 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T16,T262,T53 |
Yes |
T16,T262,T53 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T16,T262,T53 |
Yes |
T16,T262,T53 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T16,T42,T262 |
Yes |
T16,T42,T262 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T16,T262,T53 |
Yes |
T16,T262,T53 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T16,T42,T262 |
Yes |
T16,T42,T262 |
INPUT |
tl_i.a_address[12:0] |
Yes |
Yes |
*T82,*T83,*T134 |
Yes |
T82,T83,T134 |
INPUT |
tl_i.a_address[15:13] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[16] |
Yes |
Yes |
*T16,*T42,*T262 |
Yes |
T16,T42,T262 |
INPUT |
tl_i.a_address[19:17] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[20] |
Yes |
Yes |
*T16,*T42,*T262 |
Yes |
T16,T42,T262 |
INPUT |
tl_i.a_address[23:21] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[24] |
Yes |
Yes |
*T16,*T42,*T262 |
Yes |
T16,T42,T262 |
INPUT |
tl_i.a_address[29:25] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T16,*T42,*T262 |
Yes |
T16,T42,T262 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
*T88,*T82,*T83 |
Yes |
T88,T82,T83 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T81,T82,T83 |
Yes |
T81,T82,T83 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T114,T326,T313 |
Yes |
T114,T326,T313 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T16,T42,T262 |
Yes |
T16,T42,T262 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T16,T42,T262 |
Yes |
T16,T42,T262 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T82,T83,T133 |
Yes |
T82,T83,T133 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T16,T42,T262 |
Yes |
T16,T42,T262 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T16,T42,T262 |
Yes |
T16,T42,T262 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T16,T262,T53 |
Yes |
T16,T262,T53 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T82,T83,T133 |
Yes |
T82,T83,T133 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T88,*T82,*T83 |
Yes |
T88,T82,T83 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T82,T83,T133 |
Yes |
T82,T83,T133 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T16,*T262,*T53 |
Yes |
T16,T262,T53 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T16,T42,T262 |
Yes |
T16,T42,T262 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T89,T92,T94 |
Yes |
T89,T92,T94 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T89,T92,T94 |
Yes |
T89,T92,T94 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T89,T92,T94 |
Yes |
T89,T92,T94 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T89,T92,T94 |
Yes |
T89,T92,T94 |
OUTPUT |
intr_hmac_done_o |
Yes |
Yes |
T262,T114,T326 |
Yes |
T262,T114,T326 |
OUTPUT |
intr_fifo_empty_o |
Yes |
Yes |
T262,T330,T331 |
Yes |
T262,T330,T331 |
OUTPUT |
intr_hmac_err_o |
Yes |
Yes |
T262,T330,T331 |
Yes |
T262,T330,T331 |
OUTPUT |
idle_o[3:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T5,T16,T64 |
OUTPUT |
*Tests covering at least one bit in the range