| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 75.00 | 75.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 75.00 | 75.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 90.03 | 92.94 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 75.00 | 75.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 75.00 | 75.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 90.03 | 92.94 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 75.00 | 75.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 75.00 | 75.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 90.03 | 92.94 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 88.98 | 98.83 | 80.56 | 98.84 | 74.68 | 92.00 | u_pinmux_aon![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 91.26 | 99.65 | 66.67 | 100.00 | 100.00 | 90.00 | u_rv_plic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 90.03 | 92.94 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| rst_ni | Yes | Yes | T5,T16,T64 | Yes | T4,T5,T6 | INPUT |
| alert_test_i | Yes | Yes | T54,T73,T249 | Yes | T54,T73,T249 | INPUT |
| alert_req_i | Yes | Yes | T200,T91,T102 | Yes | T200,T90,T91 | INPUT |
| alert_ack_o | Yes | Yes | T200,T90,T91 | Yes | T200,T90,T91 | OUTPUT |
| alert_state_o | Yes | Yes | T200,T91,T102 | Yes | T200,T90,T91 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T54,T89,T90 | Yes | T54,T89,T90 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T89,T92,T93 | Yes | T89,T92,T94 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T93 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T54,T89,T90 | Yes | T54,T89,T90 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 9 | 75.00 |
| Total Bits | 24 | 18 | 75.00 |
| Total Bits 0->1 | 12 | 9 | 75.00 |
| Total Bits 1->0 | 12 | 9 | 75.00 |
| Ports | 12 | 9 | 75.00 |
| Port Bits | 24 | 18 | 75.00 |
| Port Bits 0->1 | 12 | 9 | 75.00 |
| Port Bits 1->0 | 12 | 9 | 75.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| rst_ni | Yes | Yes | T5,T16,T64 | Yes | T4,T5,T6 | INPUT |
| alert_test_i | Yes | Yes | T61,T62,T63 | Yes | T61,T62,T63 | INPUT |
| alert_req_i | No | No | No | INPUT | ||
| alert_ack_o | No | No | No | OUTPUT | ||
| alert_state_o | No | No | No | OUTPUT | ||
| alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T94 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T94 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T94 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T94 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 9 | 75.00 |
| Total Bits | 24 | 18 | 75.00 |
| Total Bits 0->1 | 12 | 9 | 75.00 |
| Total Bits 1->0 | 12 | 9 | 75.00 |
| Ports | 12 | 9 | 75.00 |
| Port Bits | 24 | 18 | 75.00 |
| Port Bits 0->1 | 12 | 9 | 75.00 |
| Port Bits 1->0 | 12 | 9 | 75.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| rst_ni | Yes | Yes | T5,T16,T64 | Yes | T4,T5,T6 | INPUT |
| alert_test_i | Yes | Yes | T54,T73,T249 | Yes | T54,T73,T249 | INPUT |
| alert_req_i | No | No | No | INPUT | ||
| alert_ack_o | No | No | No | OUTPUT | ||
| alert_state_o | No | No | No | OUTPUT | ||
| alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T54,T89,T73 | Yes | T54,T89,T73 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T94 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T94 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T54,T89,T73 | Yes | T54,T89,T73 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 9 | 75.00 |
| Total Bits | 24 | 18 | 75.00 |
| Total Bits 0->1 | 12 | 9 | 75.00 |
| Total Bits 1->0 | 12 | 9 | 75.00 |
| Ports | 12 | 9 | 75.00 |
| Port Bits | 24 | 18 | 75.00 |
| Port Bits 0->1 | 12 | 9 | 75.00 |
| Port Bits 1->0 | 12 | 9 | 75.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| rst_ni | Yes | Yes | T5,T16,T64 | Yes | T4,T5,T6 | INPUT |
| alert_test_i | Yes | Yes | T61,T62,T63 | Yes | T61,T62,T63 | INPUT |
| alert_req_i | No | No | No | INPUT | ||
| alert_ack_o | No | No | No | OUTPUT | ||
| alert_state_o | No | No | No | OUTPUT | ||
| alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T94 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T94 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T94 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T94 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| rst_ni | Yes | Yes | T5,T16,T41 | Yes | T4,T5,T6 | INPUT |
| alert_test_i | Yes | Yes | T61,T62,T63 | Yes | T61,T62,T63 | INPUT |
| alert_req_i | Yes | Yes | T91,T98 | Yes | T90,T91,T98 | INPUT |
| alert_ack_o | Yes | Yes | T90,T91,T98 | Yes | T90,T91,T98 | OUTPUT |
| alert_state_o | Yes | Yes | T91,T98 | Yes | T90,T91,T98 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T89,T90,T91 | Yes | T89,T90,T91 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T89,T92,T93 | Yes | T89,T92,T94 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T93 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T89,T90,T91 | Yes | T89,T90,T91 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| rst_ni | Yes | Yes | T5,T16,T64 | Yes | T4,T5,T6 | INPUT |
| alert_test_i | Yes | Yes | T61,T62,T63 | Yes | T61,T62,T63 | INPUT |
| alert_req_i | Yes | Yes | T319,T320 | Yes | T318,T319,T320 | INPUT |
| alert_ack_o | Yes | Yes | T318,T319,T320 | Yes | T318,T319,T320 | OUTPUT |
| alert_state_o | Yes | Yes | T319,T320 | Yes | T318,T319,T320 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T89,T92,T318 | Yes | T89,T92,T318 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T94 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T94 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T89,T92,T318 | Yes | T89,T92,T318 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| rst_ni | Yes | Yes | T5,T16,T64 | Yes | T4,T5,T6 | INPUT |
| alert_test_i | Yes | Yes | T61,T62,T63 | Yes | T61,T62,T63 | INPUT |
| alert_req_i | Yes | Yes | T200,T102,T250 | Yes | T200,T102,T250 | INPUT |
| alert_ack_o | Yes | Yes | T200,T102,T250 | Yes | T200,T102,T250 | OUTPUT |
| alert_state_o | Yes | Yes | T200,T102,T250 | Yes | T200,T102,T250 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T200,T89,T102 | Yes | T200,T89,T102 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T94 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T89,T92,T94 | Yes | T89,T92,T94 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T200,T89,T102 | Yes | T200,T89,T102 | OUTPUT |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |