Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
12408 |
0 |
0 |
T1 |
34685 |
5 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T3 |
125192 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T55 |
120144 |
0 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T108 |
57245 |
0 |
0 |
0 |
T109 |
44550 |
0 |
0 |
0 |
T110 |
35647 |
0 |
0 |
0 |
T111 |
52006 |
0 |
0 |
0 |
T112 |
33430 |
0 |
0 |
0 |
T113 |
71920 |
0 |
0 |
0 |
T114 |
21071 |
0 |
0 |
0 |
T115 |
590691 |
0 |
0 |
0 |
T153 |
2351260 |
30 |
0 |
0 |
T154 |
200488 |
3 |
0 |
0 |
T218 |
0 |
2 |
0 |
0 |
T387 |
475996 |
6 |
0 |
0 |
T388 |
304524 |
6 |
0 |
0 |
T389 |
265764 |
1 |
0 |
0 |
T390 |
1240120 |
9 |
0 |
0 |
T393 |
320448 |
6 |
0 |
0 |
T408 |
381020 |
2 |
0 |
0 |
T418 |
0 |
2 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
291756 |
1 |
0 |
0 |
T421 |
179556 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
12417 |
0 |
0 |
T1 |
67831 |
6 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T3 |
4700 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T12 |
0 |
6 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T55 |
211716 |
0 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T108 |
112417 |
0 |
0 |
0 |
T109 |
87252 |
0 |
0 |
0 |
T110 |
69614 |
0 |
0 |
0 |
T111 |
100727 |
0 |
0 |
0 |
T112 |
65315 |
0 |
0 |
0 |
T113 |
141074 |
0 |
0 |
0 |
T114 |
41119 |
0 |
0 |
0 |
T115 |
1166538 |
0 |
0 |
0 |
T153 |
2351260 |
30 |
0 |
0 |
T154 |
200488 |
3 |
0 |
0 |
T218 |
0 |
2 |
0 |
0 |
T387 |
475996 |
6 |
0 |
0 |
T388 |
304524 |
6 |
0 |
0 |
T389 |
265764 |
1 |
0 |
0 |
T390 |
1240120 |
9 |
0 |
0 |
T393 |
320448 |
6 |
0 |
0 |
T408 |
381020 |
2 |
0 |
0 |
T418 |
0 |
2 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T420 |
291756 |
1 |
0 |
0 |
T421 |
179556 |
0 |
0 |
0 |