Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T43,T19,T22 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T43,T19 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T43,T19,T22 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
12003 |
11531 |
0 |
0 |
selKnown1 |
115957 |
114603 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12003 |
11531 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T22 |
190 |
189 |
0 |
0 |
T23 |
19 |
18 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T37 |
7 |
5 |
0 |
0 |
T39 |
24 |
22 |
0 |
0 |
T40 |
7 |
16 |
0 |
0 |
T55 |
4 |
3 |
0 |
0 |
T56 |
4 |
3 |
0 |
0 |
T66 |
3 |
2 |
0 |
0 |
T67 |
1 |
0 |
0 |
0 |
T73 |
2 |
1 |
0 |
0 |
T74 |
33 |
32 |
0 |
0 |
T75 |
0 |
31 |
0 |
0 |
T127 |
1 |
0 |
0 |
0 |
T168 |
4 |
3 |
0 |
0 |
T176 |
0 |
5 |
0 |
0 |
T192 |
0 |
2 |
0 |
0 |
T193 |
4 |
3 |
0 |
0 |
T194 |
5 |
4 |
0 |
0 |
T195 |
2 |
1 |
0 |
0 |
T196 |
7 |
6 |
0 |
0 |
T197 |
4 |
3 |
0 |
0 |
T198 |
3 |
2 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115957 |
114603 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T37 |
41 |
39 |
0 |
0 |
T38 |
15 |
32 |
0 |
0 |
T39 |
5 |
4 |
0 |
0 |
T40 |
15 |
36 |
0 |
0 |
T41 |
2 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
545 |
544 |
0 |
0 |
T64 |
1 |
0 |
0 |
0 |
T65 |
1 |
0 |
0 |
0 |
T68 |
0 |
4 |
0 |
0 |
T96 |
1 |
0 |
0 |
0 |
T97 |
1 |
0 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
T193 |
11 |
21 |
0 |
0 |
T194 |
16 |
34 |
0 |
0 |
T195 |
11 |
27 |
0 |
0 |
T196 |
13 |
27 |
0 |
0 |
T197 |
4 |
9 |
0 |
0 |
T198 |
13 |
12 |
0 |
0 |
T200 |
0 |
1 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T57,T58,T59 |
0 | 1 | Covered | T57,T58,T59 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T57,T58,T59 |
1 | 1 | Covered | T57,T58,T59 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
794 |
664 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T55 |
4 |
3 |
0 |
0 |
T56 |
4 |
3 |
0 |
0 |
T66 |
3 |
2 |
0 |
0 |
T67 |
1 |
0 |
0 |
0 |
T73 |
2 |
1 |
0 |
0 |
T74 |
33 |
32 |
0 |
0 |
T75 |
0 |
31 |
0 |
0 |
T127 |
1 |
0 |
0 |
0 |
T168 |
4 |
3 |
0 |
0 |
T176 |
0 |
5 |
0 |
0 |
T192 |
0 |
2 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1772 |
760 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T41 |
2 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T64 |
1 |
0 |
0 |
0 |
T65 |
1 |
0 |
0 |
0 |
T68 |
0 |
4 |
0 |
0 |
T96 |
1 |
0 |
0 |
0 |
T97 |
1 |
0 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
T200 |
0 |
1 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T24,T202 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T22,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T24,T202 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1464 |
1447 |
0 |
0 |
selKnown1 |
1250 |
1231 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1464 |
1447 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
190 |
189 |
0 |
0 |
T23 |
19 |
18 |
0 |
0 |
T24 |
233 |
232 |
0 |
0 |
T37 |
5 |
4 |
0 |
0 |
T38 |
7 |
6 |
0 |
0 |
T39 |
16 |
15 |
0 |
0 |
T40 |
0 |
10 |
0 |
0 |
T202 |
640 |
639 |
0 |
0 |
T203 |
19 |
18 |
0 |
0 |
T204 |
250 |
249 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1250 |
1231 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T37 |
19 |
18 |
0 |
0 |
T38 |
0 |
18 |
0 |
0 |
T40 |
0 |
22 |
0 |
0 |
T43 |
545 |
544 |
0 |
0 |
T44 |
545 |
544 |
0 |
0 |
T193 |
0 |
11 |
0 |
0 |
T194 |
0 |
19 |
0 |
0 |
T195 |
0 |
17 |
0 |
0 |
T196 |
0 |
15 |
0 |
0 |
T197 |
0 |
6 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T19,T20 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T19,T20,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
46 |
33 |
0 |
0 |
T37 |
2 |
1 |
0 |
0 |
T39 |
8 |
7 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T193 |
4 |
3 |
0 |
0 |
T194 |
5 |
4 |
0 |
0 |
T195 |
2 |
1 |
0 |
0 |
T196 |
7 |
6 |
0 |
0 |
T197 |
4 |
3 |
0 |
0 |
T198 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130 |
115 |
0 |
0 |
T37 |
22 |
21 |
0 |
0 |
T38 |
15 |
14 |
0 |
0 |
T39 |
5 |
4 |
0 |
0 |
T40 |
15 |
14 |
0 |
0 |
T193 |
11 |
10 |
0 |
0 |
T194 |
16 |
15 |
0 |
0 |
T195 |
11 |
10 |
0 |
0 |
T196 |
13 |
12 |
0 |
0 |
T197 |
4 |
3 |
0 |
0 |
T198 |
13 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T19,T22,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T19,T20 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T19,T22,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1442 |
1425 |
0 |
0 |
selKnown1 |
180 |
165 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1442 |
1425 |
0 |
0 |
T22 |
187 |
186 |
0 |
0 |
T23 |
19 |
18 |
0 |
0 |
T24 |
240 |
239 |
0 |
0 |
T37 |
8 |
7 |
0 |
0 |
T38 |
8 |
7 |
0 |
0 |
T39 |
16 |
15 |
0 |
0 |
T40 |
10 |
9 |
0 |
0 |
T202 |
631 |
630 |
0 |
0 |
T203 |
19 |
18 |
0 |
0 |
T204 |
235 |
234 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
180 |
165 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T37 |
22 |
21 |
0 |
0 |
T38 |
28 |
27 |
0 |
0 |
T39 |
7 |
6 |
0 |
0 |
T40 |
13 |
12 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T193 |
17 |
16 |
0 |
0 |
T194 |
0 |
16 |
0 |
0 |
T195 |
0 |
14 |
0 |
0 |
T196 |
0 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T19,T37,T38 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T19,T20 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T19,T37,T38 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
46 |
35 |
0 |
0 |
T37 |
6 |
5 |
0 |
0 |
T38 |
4 |
3 |
0 |
0 |
T39 |
8 |
7 |
0 |
0 |
T40 |
2 |
1 |
0 |
0 |
T193 |
8 |
7 |
0 |
0 |
T194 |
3 |
2 |
0 |
0 |
T195 |
3 |
2 |
0 |
0 |
T196 |
4 |
3 |
0 |
0 |
T197 |
3 |
2 |
0 |
0 |
T198 |
4 |
3 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146 |
131 |
0 |
0 |
T37 |
18 |
17 |
0 |
0 |
T38 |
21 |
20 |
0 |
0 |
T39 |
8 |
7 |
0 |
0 |
T40 |
8 |
7 |
0 |
0 |
T193 |
15 |
14 |
0 |
0 |
T194 |
12 |
11 |
0 |
0 |
T195 |
10 |
9 |
0 |
0 |
T196 |
11 |
10 |
0 |
0 |
T197 |
17 |
16 |
0 |
0 |
T198 |
21 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T19,T22,T20 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T20,T37 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T19,T22,T20 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1829 |
1811 |
0 |
0 |
selKnown1 |
156 |
144 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1829 |
1811 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
362 |
361 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
376 |
375 |
0 |
0 |
T37 |
6 |
5 |
0 |
0 |
T38 |
7 |
6 |
0 |
0 |
T39 |
12 |
11 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T193 |
0 |
9 |
0 |
0 |
T194 |
0 |
14 |
0 |
0 |
T202 |
623 |
622 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
363 |
362 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156 |
144 |
0 |
0 |
T37 |
14 |
13 |
0 |
0 |
T38 |
31 |
30 |
0 |
0 |
T39 |
2 |
1 |
0 |
0 |
T40 |
13 |
12 |
0 |
0 |
T193 |
13 |
12 |
0 |
0 |
T194 |
12 |
11 |
0 |
0 |
T195 |
16 |
15 |
0 |
0 |
T196 |
19 |
18 |
0 |
0 |
T197 |
15 |
14 |
0 |
0 |
T198 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T19,T22,T20 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T20,T37 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T19,T22,T20 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52 |
35 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
3 |
2 |
0 |
0 |
T24 |
3 |
2 |
0 |
0 |
T37 |
3 |
2 |
0 |
0 |
T39 |
5 |
4 |
0 |
0 |
T40 |
5 |
4 |
0 |
0 |
T193 |
3 |
2 |
0 |
0 |
T194 |
0 |
6 |
0 |
0 |
T195 |
0 |
1 |
0 |
0 |
T202 |
3 |
2 |
0 |
0 |
T204 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131 |
119 |
0 |
0 |
T37 |
10 |
9 |
0 |
0 |
T38 |
24 |
23 |
0 |
0 |
T39 |
4 |
3 |
0 |
0 |
T40 |
9 |
8 |
0 |
0 |
T193 |
17 |
16 |
0 |
0 |
T194 |
8 |
7 |
0 |
0 |
T195 |
17 |
16 |
0 |
0 |
T196 |
12 |
11 |
0 |
0 |
T197 |
15 |
14 |
0 |
0 |
T198 |
13 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T19,T22,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T44,T37 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T19,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1812 |
1794 |
0 |
0 |
selKnown1 |
425 |
413 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1812 |
1794 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
360 |
359 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
384 |
383 |
0 |
0 |
T37 |
7 |
6 |
0 |
0 |
T38 |
6 |
5 |
0 |
0 |
T39 |
17 |
16 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T193 |
0 |
8 |
0 |
0 |
T194 |
0 |
14 |
0 |
0 |
T202 |
616 |
615 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
346 |
345 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425 |
413 |
0 |
0 |
T37 |
18 |
17 |
0 |
0 |
T38 |
22 |
21 |
0 |
0 |
T39 |
4 |
3 |
0 |
0 |
T40 |
18 |
17 |
0 |
0 |
T43 |
137 |
136 |
0 |
0 |
T44 |
136 |
135 |
0 |
0 |
T193 |
17 |
16 |
0 |
0 |
T194 |
24 |
23 |
0 |
0 |
T195 |
17 |
16 |
0 |
0 |
T196 |
10 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T19,T22,T20 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T19,T20 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T19,T22,T20 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
62 |
45 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
3 |
2 |
0 |
0 |
T24 |
3 |
2 |
0 |
0 |
T37 |
4 |
3 |
0 |
0 |
T39 |
4 |
3 |
0 |
0 |
T40 |
8 |
7 |
0 |
0 |
T193 |
3 |
2 |
0 |
0 |
T194 |
0 |
8 |
0 |
0 |
T195 |
0 |
2 |
0 |
0 |
T202 |
3 |
2 |
0 |
0 |
T204 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116 |
102 |
0 |
0 |
T37 |
19 |
18 |
0 |
0 |
T38 |
17 |
16 |
0 |
0 |
T39 |
5 |
4 |
0 |
0 |
T40 |
13 |
12 |
0 |
0 |
T193 |
10 |
9 |
0 |
0 |
T194 |
10 |
9 |
0 |
0 |
T195 |
10 |
9 |
0 |
0 |
T196 |
9 |
8 |
0 |
0 |
T197 |
8 |
7 |
0 |
0 |
T198 |
11 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T43,T19,T60 |
0 | 1 | Covered | T43,T44,T21 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T22,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T43,T19,T60 |
1 | 1 | Covered | T43,T44,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1299 |
1279 |
0 |
0 |
selKnown1 |
1286 |
1260 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1299 |
1279 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T37 |
0 |
34 |
0 |
0 |
T38 |
0 |
19 |
0 |
0 |
T39 |
0 |
11 |
0 |
0 |
T40 |
0 |
28 |
0 |
0 |
T43 |
546 |
545 |
0 |
0 |
T44 |
546 |
545 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T152 |
1 |
0 |
0 |
0 |
T193 |
0 |
13 |
0 |
0 |
T194 |
0 |
14 |
0 |
0 |
T195 |
0 |
22 |
0 |
0 |
T196 |
0 |
22 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
T206 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1286 |
1260 |
0 |
0 |
T22 |
153 |
152 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
196 |
195 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T39 |
0 |
19 |
0 |
0 |
T40 |
0 |
6 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T152 |
1 |
0 |
0 |
0 |
T193 |
0 |
8 |
0 |
0 |
T194 |
0 |
9 |
0 |
0 |
T202 |
623 |
622 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
0 |
214 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
T206 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T43,T19,T60 |
0 | 1 | Covered | T43,T44,T21 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T22,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T43,T19,T60 |
1 | 1 | Covered | T43,T44,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1299 |
1279 |
0 |
0 |
selKnown1 |
1290 |
1264 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1299 |
1279 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T37 |
0 |
34 |
0 |
0 |
T38 |
0 |
20 |
0 |
0 |
T39 |
0 |
11 |
0 |
0 |
T40 |
0 |
27 |
0 |
0 |
T43 |
546 |
545 |
0 |
0 |
T44 |
546 |
545 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T152 |
1 |
0 |
0 |
0 |
T193 |
0 |
13 |
0 |
0 |
T194 |
0 |
13 |
0 |
0 |
T195 |
0 |
21 |
0 |
0 |
T196 |
0 |
21 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
T206 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1290 |
1264 |
0 |
0 |
T22 |
153 |
152 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
196 |
195 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T39 |
0 |
19 |
0 |
0 |
T40 |
0 |
6 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T152 |
1 |
0 |
0 |
0 |
T193 |
0 |
8 |
0 |
0 |
T194 |
0 |
10 |
0 |
0 |
T202 |
623 |
622 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
0 |
214 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
T206 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T43,T60,T87 |
0 | 1 | Covered | T43,T19,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T19,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T43,T60,T87 |
1 | 1 | Covered | T43,T19,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
170 |
143 |
0 |
0 |
selKnown1 |
1266 |
1238 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170 |
143 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T37 |
0 |
28 |
0 |
0 |
T38 |
0 |
26 |
0 |
0 |
T39 |
0 |
13 |
0 |
0 |
T40 |
0 |
18 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T152 |
1 |
0 |
0 |
0 |
T193 |
0 |
9 |
0 |
0 |
T194 |
0 |
15 |
0 |
0 |
T195 |
0 |
6 |
0 |
0 |
T196 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1266 |
1238 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
151 |
150 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
204 |
203 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T38 |
0 |
7 |
0 |
0 |
T39 |
0 |
11 |
0 |
0 |
T40 |
0 |
6 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T152 |
1 |
0 |
0 |
0 |
T193 |
0 |
6 |
0 |
0 |
T194 |
0 |
9 |
0 |
0 |
T202 |
616 |
615 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
0 |
197 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
T206 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T43,T60,T87 |
0 | 1 | Covered | T43,T19,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T19,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T43,T60,T87 |
1 | 1 | Covered | T43,T19,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
169 |
142 |
0 |
0 |
selKnown1 |
1266 |
1238 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169 |
142 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T37 |
0 |
25 |
0 |
0 |
T38 |
0 |
25 |
0 |
0 |
T39 |
0 |
16 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T152 |
1 |
0 |
0 |
0 |
T193 |
0 |
8 |
0 |
0 |
T194 |
0 |
14 |
0 |
0 |
T195 |
0 |
6 |
0 |
0 |
T196 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1266 |
1238 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
151 |
150 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
204 |
203 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T39 |
0 |
9 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T152 |
1 |
0 |
0 |
0 |
T193 |
0 |
6 |
0 |
0 |
T194 |
0 |
9 |
0 |
0 |
T202 |
616 |
615 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
0 |
197 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
T206 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T60,T87,T88 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T22,T20 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T60,T87,T88 |
1 | 1 | Covered | T19,T20,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
153 |
134 |
0 |
0 |
selKnown1 |
26647 |
26617 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153 |
134 |
0 |
0 |
T37 |
21 |
20 |
0 |
0 |
T38 |
23 |
22 |
0 |
0 |
T39 |
2 |
1 |
0 |
0 |
T40 |
21 |
20 |
0 |
0 |
T193 |
5 |
4 |
0 |
0 |
T194 |
15 |
14 |
0 |
0 |
T195 |
12 |
11 |
0 |
0 |
T196 |
19 |
18 |
0 |
0 |
T197 |
11 |
10 |
0 |
0 |
T198 |
15 |
14 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26647 |
26617 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
396 |
395 |
0 |
0 |
T23 |
18 |
17 |
0 |
0 |
T24 |
411 |
410 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T95 |
2355 |
2354 |
0 |
0 |
T203 |
0 |
17 |
0 |
0 |
T207 |
4734 |
4733 |
0 |
0 |
T208 |
1435 |
1434 |
0 |
0 |
T209 |
0 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T60,T87,T88 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T22,T20 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T60,T87,T88 |
1 | 1 | Covered | T19,T20,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
157 |
138 |
0 |
0 |
selKnown1 |
26649 |
26619 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157 |
138 |
0 |
0 |
T37 |
22 |
21 |
0 |
0 |
T38 |
24 |
23 |
0 |
0 |
T39 |
2 |
1 |
0 |
0 |
T40 |
19 |
18 |
0 |
0 |
T193 |
7 |
6 |
0 |
0 |
T194 |
18 |
17 |
0 |
0 |
T195 |
12 |
11 |
0 |
0 |
T196 |
19 |
18 |
0 |
0 |
T197 |
11 |
10 |
0 |
0 |
T198 |
14 |
13 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26649 |
26619 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
396 |
395 |
0 |
0 |
T23 |
18 |
17 |
0 |
0 |
T24 |
411 |
410 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T95 |
2355 |
2354 |
0 |
0 |
T203 |
0 |
17 |
0 |
0 |
T207 |
4734 |
4733 |
0 |
0 |
T208 |
1435 |
1434 |
0 |
0 |
T209 |
0 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T43,T28,T29 |
0 | 1 | Covered | T43,T28,T29 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T22,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T43,T28,T29 |
1 | 1 | Covered | T43,T28,T29 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
605 |
564 |
0 |
0 |
selKnown1 |
26624 |
26594 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
605 |
564 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
8 |
7 |
0 |
0 |
T43 |
130 |
129 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T210 |
38 |
37 |
0 |
0 |
T211 |
36 |
35 |
0 |
0 |
T212 |
41 |
40 |
0 |
0 |
T213 |
0 |
7 |
0 |
0 |
T214 |
0 |
1 |
0 |
0 |
T215 |
0 |
1 |
0 |
0 |
T216 |
0 |
1 |
0 |
0 |
T217 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26624 |
26594 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
393 |
392 |
0 |
0 |
T23 |
18 |
17 |
0 |
0 |
T24 |
418 |
417 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T95 |
2355 |
2354 |
0 |
0 |
T203 |
0 |
17 |
0 |
0 |
T207 |
4734 |
4733 |
0 |
0 |
T208 |
1435 |
1434 |
0 |
0 |
T209 |
1668 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T43,T28,T29 |
0 | 1 | Covered | T43,T28,T29 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T22,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T43,T28,T29 |
1 | 1 | Covered | T43,T28,T29 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
604 |
563 |
0 |
0 |
selKnown1 |
26623 |
26593 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
604 |
563 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
8 |
7 |
0 |
0 |
T43 |
130 |
129 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T210 |
38 |
37 |
0 |
0 |
T211 |
36 |
35 |
0 |
0 |
T212 |
41 |
40 |
0 |
0 |
T213 |
0 |
7 |
0 |
0 |
T214 |
0 |
1 |
0 |
0 |
T215 |
0 |
1 |
0 |
0 |
T216 |
0 |
1 |
0 |
0 |
T217 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26623 |
26593 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
393 |
392 |
0 |
0 |
T23 |
18 |
17 |
0 |
0 |
T24 |
418 |
417 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T95 |
2355 |
2354 |
0 |
0 |
T203 |
0 |
17 |
0 |
0 |
T207 |
4734 |
4733 |
0 |
0 |
T208 |
1435 |
1434 |
0 |
0 |
T209 |
1668 |
1667 |
0 |
0 |