Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T1,T2 |
| 1 | 0 | Covered | T7,T1,T2 |
| 1 | 1 | Covered | T2,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T1,T2 |
| 1 | 0 | Covered | T2,T3,T9 |
| 1 | 1 | Covered | T7,T1,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
194 |
0 |
0 |
| T1 |
5866271 |
49 |
0 |
0 |
| T2 |
1110867 |
8 |
0 |
0 |
| T3 |
0 |
8 |
0 |
0 |
| T7 |
30526 |
1 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
16 |
0 |
0 |
| T10 |
0 |
10 |
0 |
0 |
| T11 |
0 |
10 |
0 |
0 |
| T12 |
0 |
6 |
0 |
0 |
| T13 |
0 |
6 |
0 |
0 |
| T14 |
0 |
16 |
0 |
0 |
| T15 |
0 |
12 |
0 |
0 |
| T16 |
0 |
6 |
0 |
0 |
| T17 |
0 |
6 |
0 |
0 |
| T33 |
44008 |
0 |
0 |
0 |
| T66 |
22273 |
0 |
0 |
0 |
| T110 |
107400 |
0 |
0 |
0 |
| T112 |
181247 |
0 |
0 |
0 |
| T143 |
0 |
8 |
0 |
0 |
| T144 |
0 |
8 |
0 |
0 |
| T145 |
0 |
8 |
0 |
0 |
| T146 |
1280949 |
0 |
0 |
0 |
| T147 |
521355 |
0 |
0 |
0 |
| T148 |
1001386 |
0 |
0 |
0 |
| T211 |
642630 |
0 |
0 |
0 |
| T244 |
455897 |
0 |
0 |
0 |
| T264 |
20133 |
0 |
0 |
0 |
| T277 |
63257 |
0 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T399 |
1286918 |
0 |
0 |
0 |
| T400 |
12795182 |
0 |
0 |
0 |
| T401 |
849418 |
0 |
0 |
0 |
| T443 |
0 |
6 |
0 |
0 |
| T444 |
20294 |
0 |
0 |
0 |
| T445 |
154494 |
0 |
0 |
0 |
| T446 |
23932 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
201 |
0 |
0 |
| T1 |
6113862 |
49 |
0 |
0 |
| T2 |
1155205 |
8 |
0 |
0 |
| T3 |
0 |
8 |
0 |
0 |
| T7 |
31242 |
2 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
16 |
0 |
0 |
| T10 |
0 |
11 |
0 |
0 |
| T11 |
0 |
11 |
0 |
0 |
| T12 |
0 |
6 |
0 |
0 |
| T13 |
0 |
7 |
0 |
0 |
| T14 |
0 |
16 |
0 |
0 |
| T15 |
0 |
12 |
0 |
0 |
| T16 |
0 |
7 |
0 |
0 |
| T17 |
0 |
7 |
0 |
0 |
| T33 |
44583 |
0 |
0 |
0 |
| T66 |
22707 |
0 |
0 |
0 |
| T110 |
108452 |
0 |
0 |
0 |
| T112 |
196814 |
0 |
0 |
0 |
| T143 |
0 |
8 |
0 |
0 |
| T144 |
0 |
8 |
0 |
0 |
| T145 |
0 |
8 |
0 |
0 |
| T146 |
1334142 |
0 |
0 |
0 |
| T147 |
542723 |
0 |
0 |
0 |
| T148 |
1042918 |
0 |
0 |
0 |
| T211 |
669348 |
0 |
0 |
0 |
| T244 |
474561 |
0 |
0 |
0 |
| T264 |
20587 |
0 |
0 |
0 |
| T277 |
64178 |
0 |
0 |
0 |
| T355 |
0 |
2 |
0 |
0 |
| T399 |
1339642 |
0 |
0 |
0 |
| T400 |
13336362 |
0 |
0 |
0 |
| T401 |
884531 |
0 |
0 |
0 |
| T443 |
0 |
6 |
0 |
0 |
| T444 |
20689 |
0 |
0 |
0 |
| T445 |
155960 |
0 |
0 |
0 |
| T446 |
24449 |
0 |
0 |
0 |