Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
88.26 96.47 89.29 87.38 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 1027076504 4428 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 1027076504 4428 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 1027076504 4428 0 0
T4 199426 13 0 0
T5 1216426 1 0 0
T6 214306 1 0 0
T18 445880 1 0 0
T19 285740 2 0 0
T20 478780 4 0 0
T59 403832 1 0 0
T130 169970 1 0 0
T131 204518 1 0 0
T132 1236966 1 0 0
T189 0 8 0 0
T191 0 6 0 0
T322 0 8 0 0
T323 0 8 0 0
T324 0 10 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 1027076504 4428 0 0
T4 199426 13 0 0
T5 1216426 1 0 0
T6 214306 1 0 0
T18 445880 1 0 0
T19 285740 2 0 0
T20 478780 4 0 0
T59 403832 1 0 0
T130 169970 1 0 0
T131 204518 1 0 0
T132 1236966 1 0 0
T189 0 8 0 0
T191 0 6 0 0
T322 0 8 0 0
T323 0 8 0 0
T324 0 10 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 513538252 52 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 513538252 52 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 513538252 52 0 0
T4 99713 12 0 0
T5 608213 0 0 0
T6 107153 0 0 0
T18 222940 0 0 0
T19 142870 0 0 0
T20 239390 0 0 0
T59 201916 0 0 0
T130 84985 0 0 0
T131 102259 0 0 0
T132 618483 0 0 0
T189 0 8 0 0
T191 0 6 0 0
T322 0 8 0 0
T323 0 8 0 0
T324 0 10 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 513538252 52 0 0
T4 99713 12 0 0
T5 608213 0 0 0
T6 107153 0 0 0
T18 222940 0 0 0
T19 142870 0 0 0
T20 239390 0 0 0
T59 201916 0 0 0
T130 84985 0 0 0
T131 102259 0 0 0
T132 618483 0 0 0
T189 0 8 0 0
T191 0 6 0 0
T322 0 8 0 0
T323 0 8 0 0
T324 0 10 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 513538252 4376 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 513538252 4376 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 513538252 4376 0 0
T4 99713 1 0 0
T5 608213 1 0 0
T6 107153 1 0 0
T18 222940 1 0 0
T19 142870 2 0 0
T20 239390 4 0 0
T59 201916 1 0 0
T130 84985 1 0 0
T131 102259 1 0 0
T132 618483 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 513538252 4376 0 0
T4 99713 1 0 0
T5 608213 1 0 0
T6 107153 1 0 0
T18 222940 1 0 0
T19 142870 2 0 0
T20 239390 4 0 0
T59 201916 1 0 0
T130 84985 1 0 0
T131 102259 1 0 0
T132 618483 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%