Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T198,T25,T26 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T26,T22 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T198,T25,T26 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9709 |
9233 |
0 |
0 |
selKnown1 |
97507 |
96167 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9709 |
9233 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T19 |
3 |
2 |
0 |
0 |
T25 |
19 |
18 |
0 |
0 |
T38 |
22 |
20 |
0 |
0 |
T39 |
27 |
25 |
0 |
0 |
T40 |
29 |
27 |
0 |
0 |
T53 |
6 |
5 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T65 |
0 |
17 |
0 |
0 |
T66 |
0 |
4 |
0 |
0 |
T68 |
2 |
1 |
0 |
0 |
T72 |
33 |
32 |
0 |
0 |
T73 |
50 |
49 |
0 |
0 |
T101 |
1 |
0 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
0 |
1 |
0 |
0 |
T201 |
4 |
6 |
0 |
0 |
T202 |
8 |
7 |
0 |
0 |
T203 |
3 |
2 |
0 |
0 |
T204 |
5 |
4 |
0 |
0 |
T205 |
3 |
2 |
0 |
0 |
T206 |
6 |
5 |
0 |
0 |
T207 |
5 |
4 |
0 |
0 |
T208 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97507 |
96167 |
0 |
0 |
T19 |
3 |
2 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T38 |
24 |
22 |
0 |
0 |
T39 |
13 |
11 |
0 |
0 |
T40 |
27 |
54 |
0 |
0 |
T41 |
2 |
1 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T43 |
545 |
544 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T63 |
2 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T124 |
1 |
0 |
0 |
0 |
T125 |
1 |
0 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T178 |
0 |
4 |
0 |
0 |
T188 |
0 |
1 |
0 |
0 |
T201 |
17 |
29 |
0 |
0 |
T202 |
3 |
5 |
0 |
0 |
T203 |
9 |
17 |
0 |
0 |
T204 |
5 |
11 |
0 |
0 |
T205 |
23 |
46 |
0 |
0 |
T206 |
13 |
12 |
0 |
0 |
T207 |
12 |
11 |
0 |
0 |
T209 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T19,T54 |
0 | 1 | Covered | T6,T19,T54 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T19,T54 |
1 | 1 | Covered | T6,T19,T54 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
755 |
624 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T19 |
3 |
2 |
0 |
0 |
T53 |
6 |
5 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T65 |
0 |
17 |
0 |
0 |
T66 |
0 |
4 |
0 |
0 |
T68 |
2 |
1 |
0 |
0 |
T72 |
33 |
32 |
0 |
0 |
T73 |
50 |
49 |
0 |
0 |
T101 |
1 |
0 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
0 |
1 |
0 |
0 |
T208 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1768 |
757 |
0 |
0 |
T19 |
3 |
2 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T41 |
2 |
1 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T63 |
2 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T124 |
1 |
0 |
0 |
0 |
T125 |
1 |
0 |
0 |
0 |
T155 |
0 |
1 |
0 |
0 |
T178 |
0 |
4 |
0 |
0 |
T188 |
0 |
1 |
0 |
0 |
T209 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T27,T210,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T22,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T27,T210,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
909 |
892 |
0 |
0 |
selKnown1 |
1236 |
1216 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
909 |
892 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
19 |
18 |
0 |
0 |
T27 |
273 |
272 |
0 |
0 |
T38 |
11 |
10 |
0 |
0 |
T39 |
22 |
21 |
0 |
0 |
T40 |
17 |
16 |
0 |
0 |
T201 |
0 |
3 |
0 |
0 |
T210 |
269 |
268 |
0 |
0 |
T211 |
19 |
18 |
0 |
0 |
T212 |
19 |
18 |
0 |
0 |
T213 |
174 |
173 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236 |
1216 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T38 |
11 |
10 |
0 |
0 |
T39 |
8 |
7 |
0 |
0 |
T40 |
0 |
28 |
0 |
0 |
T43 |
545 |
544 |
0 |
0 |
T44 |
545 |
544 |
0 |
0 |
T201 |
0 |
13 |
0 |
0 |
T202 |
0 |
3 |
0 |
0 |
T203 |
0 |
9 |
0 |
0 |
T204 |
0 |
7 |
0 |
0 |
T205 |
0 |
24 |
0 |
0 |
T210 |
1 |
0 |
0 |
0 |
T211 |
1 |
0 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
T213 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T38 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T43,T44 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T38 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
64 |
52 |
0 |
0 |
T38 |
11 |
10 |
0 |
0 |
T39 |
5 |
4 |
0 |
0 |
T40 |
12 |
11 |
0 |
0 |
T201 |
4 |
3 |
0 |
0 |
T202 |
8 |
7 |
0 |
0 |
T203 |
3 |
2 |
0 |
0 |
T204 |
5 |
4 |
0 |
0 |
T205 |
3 |
2 |
0 |
0 |
T206 |
6 |
5 |
0 |
0 |
T207 |
5 |
4 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132 |
117 |
0 |
0 |
T38 |
13 |
12 |
0 |
0 |
T39 |
5 |
4 |
0 |
0 |
T40 |
27 |
26 |
0 |
0 |
T201 |
17 |
16 |
0 |
0 |
T202 |
3 |
2 |
0 |
0 |
T203 |
9 |
8 |
0 |
0 |
T204 |
5 |
4 |
0 |
0 |
T205 |
23 |
22 |
0 |
0 |
T206 |
13 |
12 |
0 |
0 |
T207 |
12 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T27,T210,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T43,T44 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T27,T210,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
894 |
877 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
19 |
18 |
0 |
0 |
T27 |
267 |
266 |
0 |
0 |
T38 |
15 |
14 |
0 |
0 |
T39 |
19 |
18 |
0 |
0 |
T40 |
19 |
18 |
0 |
0 |
T201 |
0 |
5 |
0 |
0 |
T210 |
254 |
253 |
0 |
0 |
T211 |
19 |
18 |
0 |
0 |
T212 |
19 |
18 |
0 |
0 |
T213 |
177 |
176 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153 |
139 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T38 |
16 |
15 |
0 |
0 |
T39 |
8 |
7 |
0 |
0 |
T40 |
23 |
22 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T201 |
23 |
22 |
0 |
0 |
T202 |
10 |
9 |
0 |
0 |
T203 |
8 |
7 |
0 |
0 |
T204 |
6 |
5 |
0 |
0 |
T205 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T44,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
58 |
45 |
0 |
0 |
T38 |
8 |
7 |
0 |
0 |
T39 |
8 |
7 |
0 |
0 |
T40 |
2 |
1 |
0 |
0 |
T202 |
5 |
4 |
0 |
0 |
T203 |
4 |
3 |
0 |
0 |
T204 |
8 |
7 |
0 |
0 |
T205 |
6 |
5 |
0 |
0 |
T206 |
6 |
5 |
0 |
0 |
T207 |
7 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145 |
132 |
0 |
0 |
T38 |
13 |
12 |
0 |
0 |
T39 |
6 |
5 |
0 |
0 |
T40 |
21 |
20 |
0 |
0 |
T201 |
22 |
21 |
0 |
0 |
T202 |
11 |
10 |
0 |
0 |
T203 |
7 |
6 |
0 |
0 |
T204 |
10 |
9 |
0 |
0 |
T205 |
22 |
21 |
0 |
0 |
T206 |
14 |
13 |
0 |
0 |
T207 |
16 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T25,T22,T27 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T38,T39,T40 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T25,T22,T27 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1268 |
1250 |
0 |
0 |
selKnown1 |
135 |
125 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1268 |
1250 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T27 |
440 |
439 |
0 |
0 |
T38 |
15 |
14 |
0 |
0 |
T39 |
18 |
17 |
0 |
0 |
T40 |
17 |
16 |
0 |
0 |
T201 |
6 |
5 |
0 |
0 |
T202 |
0 |
14 |
0 |
0 |
T203 |
0 |
4 |
0 |
0 |
T204 |
0 |
14 |
0 |
0 |
T210 |
396 |
395 |
0 |
0 |
T211 |
1 |
0 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
T213 |
289 |
288 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135 |
125 |
0 |
0 |
T38 |
8 |
7 |
0 |
0 |
T39 |
5 |
4 |
0 |
0 |
T40 |
20 |
19 |
0 |
0 |
T201 |
21 |
20 |
0 |
0 |
T202 |
9 |
8 |
0 |
0 |
T203 |
5 |
4 |
0 |
0 |
T204 |
6 |
5 |
0 |
0 |
T205 |
19 |
18 |
0 |
0 |
T206 |
21 |
20 |
0 |
0 |
T207 |
21 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T27,T210 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T38,T39 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T27,T210 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69 |
53 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
3 |
2 |
0 |
0 |
T38 |
5 |
4 |
0 |
0 |
T39 |
8 |
7 |
0 |
0 |
T40 |
9 |
8 |
0 |
0 |
T201 |
4 |
3 |
0 |
0 |
T202 |
4 |
3 |
0 |
0 |
T204 |
0 |
11 |
0 |
0 |
T205 |
0 |
3 |
0 |
0 |
T210 |
3 |
2 |
0 |
0 |
T213 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112 |
101 |
0 |
0 |
T38 |
9 |
8 |
0 |
0 |
T39 |
6 |
5 |
0 |
0 |
T40 |
11 |
10 |
0 |
0 |
T201 |
14 |
13 |
0 |
0 |
T202 |
9 |
8 |
0 |
0 |
T203 |
4 |
3 |
0 |
0 |
T204 |
5 |
4 |
0 |
0 |
T205 |
17 |
16 |
0 |
0 |
T206 |
13 |
12 |
0 |
0 |
T207 |
23 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T25,T27,T210 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T44,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T25,T27,T210 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1249 |
1232 |
0 |
0 |
selKnown1 |
416 |
403 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1249 |
1232 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T27 |
436 |
435 |
0 |
0 |
T38 |
17 |
16 |
0 |
0 |
T39 |
16 |
15 |
0 |
0 |
T40 |
15 |
14 |
0 |
0 |
T201 |
5 |
4 |
0 |
0 |
T202 |
0 |
16 |
0 |
0 |
T203 |
0 |
8 |
0 |
0 |
T204 |
0 |
11 |
0 |
0 |
T210 |
382 |
381 |
0 |
0 |
T211 |
1 |
0 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
T213 |
292 |
291 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416 |
403 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T38 |
17 |
16 |
0 |
0 |
T39 |
8 |
7 |
0 |
0 |
T40 |
12 |
11 |
0 |
0 |
T43 |
133 |
132 |
0 |
0 |
T44 |
161 |
160 |
0 |
0 |
T201 |
16 |
15 |
0 |
0 |
T202 |
6 |
5 |
0 |
0 |
T203 |
11 |
10 |
0 |
0 |
T204 |
3 |
2 |
0 |
0 |
T205 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T27,T210,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T44,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T27,T210,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76 |
61 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
3 |
2 |
0 |
0 |
T38 |
5 |
4 |
0 |
0 |
T39 |
2 |
1 |
0 |
0 |
T40 |
9 |
8 |
0 |
0 |
T201 |
4 |
3 |
0 |
0 |
T202 |
5 |
4 |
0 |
0 |
T203 |
0 |
4 |
0 |
0 |
T204 |
0 |
13 |
0 |
0 |
T210 |
3 |
2 |
0 |
0 |
T213 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99 |
86 |
0 |
0 |
T38 |
10 |
9 |
0 |
0 |
T39 |
7 |
6 |
0 |
0 |
T40 |
9 |
8 |
0 |
0 |
T201 |
18 |
17 |
0 |
0 |
T202 |
5 |
4 |
0 |
0 |
T203 |
8 |
7 |
0 |
0 |
T204 |
5 |
4 |
0 |
0 |
T205 |
13 |
12 |
0 |
0 |
T206 |
10 |
9 |
0 |
0 |
T207 |
11 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T79,T43 |
0 | 1 | Covered | T26,T22,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T26,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T79,T43 |
1 | 1 | Covered | T26,T22,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1284 |
1263 |
0 |
0 |
selKnown1 |
749 |
721 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1284 |
1263 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T38 |
10 |
9 |
0 |
0 |
T39 |
12 |
11 |
0 |
0 |
T40 |
29 |
28 |
0 |
0 |
T43 |
546 |
545 |
0 |
0 |
T44 |
546 |
545 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T201 |
0 |
13 |
0 |
0 |
T202 |
0 |
10 |
0 |
0 |
T203 |
0 |
30 |
0 |
0 |
T204 |
0 |
13 |
0 |
0 |
T205 |
0 |
29 |
0 |
0 |
T214 |
1 |
0 |
0 |
0 |
T215 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
749 |
721 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T27 |
235 |
234 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T39 |
0 |
10 |
0 |
0 |
T40 |
0 |
19 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T201 |
0 |
6 |
0 |
0 |
T202 |
0 |
13 |
0 |
0 |
T203 |
0 |
9 |
0 |
0 |
T204 |
0 |
16 |
0 |
0 |
T210 |
232 |
231 |
0 |
0 |
T211 |
1 |
0 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
T213 |
0 |
136 |
0 |
0 |
T214 |
1 |
0 |
0 |
0 |
T215 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T79,T43 |
0 | 1 | Covered | T26,T22,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T26,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T79,T43 |
1 | 1 | Covered | T26,T22,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1282 |
1261 |
0 |
0 |
selKnown1 |
746 |
718 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1282 |
1261 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T38 |
11 |
10 |
0 |
0 |
T39 |
12 |
11 |
0 |
0 |
T40 |
28 |
27 |
0 |
0 |
T43 |
546 |
545 |
0 |
0 |
T44 |
546 |
545 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T201 |
0 |
14 |
0 |
0 |
T202 |
0 |
9 |
0 |
0 |
T203 |
0 |
28 |
0 |
0 |
T204 |
0 |
13 |
0 |
0 |
T205 |
0 |
26 |
0 |
0 |
T214 |
1 |
0 |
0 |
0 |
T215 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
746 |
718 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T27 |
235 |
234 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T39 |
0 |
10 |
0 |
0 |
T40 |
0 |
22 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T201 |
0 |
6 |
0 |
0 |
T202 |
0 |
12 |
0 |
0 |
T203 |
0 |
8 |
0 |
0 |
T204 |
0 |
14 |
0 |
0 |
T210 |
232 |
231 |
0 |
0 |
T211 |
1 |
0 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
T213 |
0 |
136 |
0 |
0 |
T214 |
1 |
0 |
0 |
0 |
T215 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T22,T79 |
0 | 1 | Covered | T25,T26,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T26,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T22,T79 |
1 | 1 | Covered | T25,T26,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181 |
153 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T39 |
0 |
8 |
0 |
0 |
T40 |
0 |
19 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T201 |
0 |
23 |
0 |
0 |
T202 |
0 |
21 |
0 |
0 |
T203 |
0 |
17 |
0 |
0 |
T204 |
0 |
15 |
0 |
0 |
T205 |
0 |
12 |
0 |
0 |
T210 |
1 |
0 |
0 |
0 |
T211 |
1 |
0 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
T214 |
1 |
0 |
0 |
0 |
T215 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
697 |
671 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
231 |
230 |
0 |
0 |
T38 |
0 |
5 |
0 |
0 |
T39 |
0 |
7 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T201 |
0 |
3 |
0 |
0 |
T202 |
0 |
12 |
0 |
0 |
T203 |
0 |
1 |
0 |
0 |
T204 |
0 |
14 |
0 |
0 |
T210 |
218 |
217 |
0 |
0 |
T211 |
1 |
0 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
T213 |
140 |
139 |
0 |
0 |
T214 |
1 |
0 |
0 |
0 |
T215 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T22,T79 |
0 | 1 | Covered | T25,T26,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T26,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T22,T79 |
1 | 1 | Covered | T25,T26,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179 |
151 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T39 |
0 |
8 |
0 |
0 |
T40 |
0 |
18 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T201 |
0 |
20 |
0 |
0 |
T202 |
0 |
22 |
0 |
0 |
T203 |
0 |
18 |
0 |
0 |
T204 |
0 |
14 |
0 |
0 |
T205 |
0 |
12 |
0 |
0 |
T210 |
1 |
0 |
0 |
0 |
T211 |
1 |
0 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
T214 |
1 |
0 |
0 |
0 |
T215 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
687 |
661 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
231 |
230 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T39 |
0 |
7 |
0 |
0 |
T40 |
0 |
17 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T201 |
0 |
4 |
0 |
0 |
T202 |
0 |
10 |
0 |
0 |
T203 |
0 |
1 |
0 |
0 |
T204 |
0 |
11 |
0 |
0 |
T210 |
218 |
217 |
0 |
0 |
T211 |
1 |
0 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
T213 |
140 |
139 |
0 |
0 |
T214 |
1 |
0 |
0 |
0 |
T215 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T22,T79 |
0 | 1 | Covered | T22,T23,T38 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T27,T210 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T22,T79 |
1 | 1 | Covered | T22,T23,T38 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
166 |
148 |
0 |
0 |
selKnown1 |
22621 |
22593 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166 |
148 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T39 |
13 |
12 |
0 |
0 |
T40 |
22 |
21 |
0 |
0 |
T201 |
15 |
14 |
0 |
0 |
T202 |
17 |
16 |
0 |
0 |
T203 |
16 |
15 |
0 |
0 |
T204 |
8 |
7 |
0 |
0 |
T205 |
14 |
13 |
0 |
0 |
T206 |
13 |
12 |
0 |
0 |
T207 |
20 |
19 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22621 |
22593 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T25 |
18 |
17 |
0 |
0 |
T27 |
475 |
474 |
0 |
0 |
T48 |
20 |
19 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T85 |
4016 |
4015 |
0 |
0 |
T86 |
2009 |
2008 |
0 |
0 |
T154 |
0 |
1669 |
0 |
0 |
T210 |
430 |
429 |
0 |
0 |
T211 |
18 |
17 |
0 |
0 |
T216 |
4733 |
4732 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T22,T79 |
0 | 1 | Covered | T22,T23,T38 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T27,T210 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T22,T79 |
1 | 1 | Covered | T22,T23,T38 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
169 |
151 |
0 |
0 |
selKnown1 |
22617 |
22589 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169 |
151 |
0 |
0 |
T38 |
22 |
21 |
0 |
0 |
T39 |
13 |
12 |
0 |
0 |
T40 |
22 |
21 |
0 |
0 |
T201 |
14 |
13 |
0 |
0 |
T202 |
18 |
17 |
0 |
0 |
T203 |
14 |
13 |
0 |
0 |
T204 |
9 |
8 |
0 |
0 |
T205 |
13 |
12 |
0 |
0 |
T206 |
14 |
13 |
0 |
0 |
T207 |
22 |
21 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22617 |
22589 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T25 |
18 |
17 |
0 |
0 |
T27 |
475 |
474 |
0 |
0 |
T48 |
20 |
19 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T85 |
4016 |
4015 |
0 |
0 |
T86 |
2009 |
2008 |
0 |
0 |
T154 |
0 |
1669 |
0 |
0 |
T210 |
430 |
429 |
0 |
0 |
T211 |
18 |
17 |
0 |
0 |
T216 |
4733 |
4732 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T198,T1,T31 |
0 | 1 | Covered | T198,T25,T31 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T27,T210 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T198,T1,T31 |
1 | 1 | Covered | T198,T25,T31 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
555 |
512 |
0 |
0 |
selKnown1 |
22598 |
22570 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555 |
512 |
0 |
0 |
T1 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T31 |
8 |
7 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
8 |
7 |
0 |
0 |
T43 |
0 |
126 |
0 |
0 |
T44 |
0 |
155 |
0 |
0 |
T79 |
1 |
0 |
0 |
0 |
T198 |
34 |
33 |
0 |
0 |
T217 |
2 |
1 |
0 |
0 |
T218 |
0 |
1 |
0 |
0 |
T219 |
0 |
1 |
0 |
0 |
T220 |
0 |
35 |
0 |
0 |
T221 |
0 |
35 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22598 |
22570 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T25 |
18 |
17 |
0 |
0 |
T27 |
469 |
468 |
0 |
0 |
T48 |
20 |
19 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T85 |
4016 |
4015 |
0 |
0 |
T86 |
2009 |
2008 |
0 |
0 |
T210 |
415 |
414 |
0 |
0 |
T211 |
18 |
17 |
0 |
0 |
T216 |
4733 |
4732 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T198,T1,T31 |
0 | 1 | Covered | T198,T25,T31 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T27,T210 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T198,T1,T31 |
1 | 1 | Covered | T198,T25,T31 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
551 |
508 |
0 |
0 |
selKnown1 |
22596 |
22568 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551 |
508 |
0 |
0 |
T1 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T31 |
8 |
7 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
8 |
7 |
0 |
0 |
T43 |
0 |
126 |
0 |
0 |
T44 |
0 |
155 |
0 |
0 |
T79 |
1 |
0 |
0 |
0 |
T198 |
34 |
33 |
0 |
0 |
T217 |
2 |
1 |
0 |
0 |
T218 |
0 |
1 |
0 |
0 |
T219 |
0 |
1 |
0 |
0 |
T220 |
0 |
35 |
0 |
0 |
T221 |
0 |
35 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22596 |
22568 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T25 |
18 |
17 |
0 |
0 |
T27 |
469 |
468 |
0 |
0 |
T48 |
20 |
19 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T85 |
4016 |
4015 |
0 |
0 |
T86 |
2009 |
2008 |
0 |
0 |
T210 |
415 |
414 |
0 |
0 |
T211 |
18 |
17 |
0 |
0 |
T216 |
4733 |
4732 |
0 |
0 |