Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
15347 |
0 |
0 |
| T1 |
39229 |
6 |
0 |
0 |
| T2 |
39216 |
7 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T8 |
456197 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
34780 |
0 |
0 |
0 |
| T53 |
469678 |
0 |
0 |
0 |
| T72 |
26803 |
0 |
0 |
0 |
| T81 |
276590 |
0 |
0 |
0 |
| T90 |
65728 |
0 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
557847 |
0 |
0 |
0 |
| T102 |
16999 |
0 |
0 |
0 |
| T103 |
276536 |
0 |
0 |
0 |
| T104 |
75016 |
0 |
0 |
0 |
| T105 |
588379 |
0 |
0 |
0 |
| T106 |
27665 |
0 |
0 |
0 |
| T107 |
19878 |
0 |
0 |
0 |
| T110 |
406135 |
0 |
0 |
0 |
| T138 |
0 |
35 |
0 |
0 |
| T139 |
0 |
23 |
0 |
0 |
| T140 |
0 |
28 |
0 |
0 |
| T238 |
58572 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
3 |
0 |
0 |
| T392 |
0 |
6 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
37900 |
0 |
0 |
0 |
| T420 |
68555 |
0 |
0 |
0 |
| T421 |
70591 |
0 |
0 |
0 |
| T422 |
60150 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
15355 |
0 |
0 |
| T1 |
76649 |
7 |
0 |
0 |
| T2 |
76503 |
8 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T8 |
456197 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
1017 |
0 |
0 |
0 |
| T53 |
923849 |
0 |
0 |
0 |
| T72 |
26803 |
0 |
0 |
0 |
| T81 |
276590 |
0 |
0 |
0 |
| T90 |
65728 |
0 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
1101309 |
0 |
0 |
0 |
| T102 |
32627 |
0 |
0 |
0 |
| T103 |
545608 |
0 |
0 |
0 |
| T104 |
144941 |
0 |
0 |
0 |
| T105 |
1161893 |
0 |
0 |
0 |
| T106 |
54115 |
0 |
0 |
0 |
| T107 |
38499 |
0 |
0 |
0 |
| T110 |
406135 |
0 |
0 |
0 |
| T138 |
0 |
35 |
0 |
0 |
| T139 |
0 |
23 |
0 |
0 |
| T140 |
0 |
28 |
0 |
0 |
| T238 |
58572 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
3 |
0 |
0 |
| T392 |
0 |
6 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
37900 |
0 |
0 |
0 |
| T420 |
68555 |
0 |
0 |
0 |
| T421 |
70591 |
0 |
0 |
0 |
| T422 |
60150 |
0 |
0 |
0 |