Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T8 |
| 1 | 0 | Covered | T1,T2,T8 |
| 1 | 1 | Covered | T1,T2,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T8 |
| 1 | 0 | Covered | T1,T2,T12 |
| 1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
314 |
0 |
0 |
| T1 |
603 |
2 |
0 |
0 |
| T2 |
643 |
2 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T53 |
5169 |
0 |
0 |
0 |
| T101 |
4795 |
0 |
0 |
0 |
| T102 |
457 |
0 |
0 |
0 |
| T103 |
2488 |
0 |
0 |
0 |
| T104 |
1697 |
0 |
0 |
0 |
| T105 |
4955 |
0 |
0 |
0 |
| T106 |
405 |
0 |
0 |
0 |
| T107 |
419 |
0 |
0 |
0 |
| T138 |
0 |
14 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
16 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
315 |
0 |
0 |
| T1 |
38023 |
2 |
0 |
0 |
| T2 |
37930 |
2 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T12 |
0 |
3 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T53 |
459340 |
0 |
0 |
0 |
| T101 |
548257 |
0 |
0 |
0 |
| T102 |
16085 |
0 |
0 |
0 |
| T103 |
271560 |
0 |
0 |
0 |
| T104 |
71622 |
0 |
0 |
0 |
| T105 |
578469 |
0 |
0 |
0 |
| T106 |
26855 |
0 |
0 |
0 |
| T107 |
19040 |
0 |
0 |
0 |
| T138 |
0 |
14 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
16 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T8 |
| 1 | 0 | Covered | T1,T2,T8 |
| 1 | 1 | Covered | T1,T2,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T8 |
| 1 | 0 | Covered | T1,T2,T12 |
| 1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
314 |
0 |
0 |
| T1 |
38023 |
2 |
0 |
0 |
| T2 |
37930 |
2 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T53 |
459340 |
0 |
0 |
0 |
| T101 |
548257 |
0 |
0 |
0 |
| T102 |
16085 |
0 |
0 |
0 |
| T103 |
271560 |
0 |
0 |
0 |
| T104 |
71622 |
0 |
0 |
0 |
| T105 |
578469 |
0 |
0 |
0 |
| T106 |
26855 |
0 |
0 |
0 |
| T107 |
19040 |
0 |
0 |
0 |
| T138 |
0 |
14 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
16 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
314 |
0 |
0 |
| T1 |
603 |
2 |
0 |
0 |
| T2 |
643 |
2 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T53 |
5169 |
0 |
0 |
0 |
| T101 |
4795 |
0 |
0 |
0 |
| T102 |
457 |
0 |
0 |
0 |
| T103 |
2488 |
0 |
0 |
0 |
| T104 |
1697 |
0 |
0 |
0 |
| T105 |
4955 |
0 |
0 |
0 |
| T106 |
405 |
0 |
0 |
0 |
| T107 |
419 |
0 |
0 |
0 |
| T138 |
0 |
14 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
16 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
311 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
10 |
0 |
0 |
| T139 |
0 |
4 |
0 |
0 |
| T140 |
0 |
20 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
311 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
10 |
0 |
0 |
| T139 |
0 |
4 |
0 |
0 |
| T140 |
0 |
20 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
311 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
10 |
0 |
0 |
| T139 |
0 |
4 |
0 |
0 |
| T140 |
0 |
20 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
311 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
10 |
0 |
0 |
| T139 |
0 |
4 |
0 |
0 |
| T140 |
0 |
20 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T8,T138 |
| 1 | 0 | Covered | T14,T8,T138 |
| 1 | 1 | Covered | T14,T138,T139 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T8,T138 |
| 1 | 0 | Covered | T14,T138,T139 |
| 1 | 1 | Covered | T14,T8,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
291 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
1017 |
2 |
0 |
0 |
| T136 |
948 |
0 |
0 |
0 |
| T138 |
0 |
10 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
11 |
0 |
0 |
| T304 |
862 |
0 |
0 |
0 |
| T345 |
549 |
0 |
0 |
0 |
| T362 |
797 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
690 |
0 |
0 |
0 |
| T424 |
1324 |
0 |
0 |
0 |
| T425 |
2850 |
0 |
0 |
0 |
| T426 |
311 |
0 |
0 |
0 |
| T427 |
862 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
292 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
34780 |
3 |
0 |
0 |
| T136 |
47633 |
0 |
0 |
0 |
| T138 |
0 |
10 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
11 |
0 |
0 |
| T304 |
63585 |
0 |
0 |
0 |
| T345 |
40859 |
0 |
0 |
0 |
| T362 |
58764 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
53848 |
0 |
0 |
0 |
| T424 |
139322 |
0 |
0 |
0 |
| T425 |
315859 |
0 |
0 |
0 |
| T426 |
11261 |
0 |
0 |
0 |
| T427 |
63727 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T8,T138 |
| 1 | 0 | Covered | T14,T8,T138 |
| 1 | 1 | Covered | T14,T138,T139 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T8,T138 |
| 1 | 0 | Covered | T14,T138,T139 |
| 1 | 1 | Covered | T14,T8,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
291 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
34780 |
2 |
0 |
0 |
| T136 |
47633 |
0 |
0 |
0 |
| T138 |
0 |
10 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
11 |
0 |
0 |
| T304 |
63585 |
0 |
0 |
0 |
| T345 |
40859 |
0 |
0 |
0 |
| T362 |
58764 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
53848 |
0 |
0 |
0 |
| T424 |
139322 |
0 |
0 |
0 |
| T425 |
315859 |
0 |
0 |
0 |
| T426 |
11261 |
0 |
0 |
0 |
| T427 |
63727 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
291 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
1017 |
2 |
0 |
0 |
| T136 |
948 |
0 |
0 |
0 |
| T138 |
0 |
10 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
11 |
0 |
0 |
| T304 |
862 |
0 |
0 |
0 |
| T345 |
549 |
0 |
0 |
0 |
| T362 |
797 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
690 |
0 |
0 |
0 |
| T424 |
1324 |
0 |
0 |
0 |
| T425 |
2850 |
0 |
0 |
0 |
| T426 |
311 |
0 |
0 |
0 |
| T427 |
862 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
298 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
13 |
0 |
0 |
| T139 |
0 |
3 |
0 |
0 |
| T140 |
0 |
12 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
298 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
13 |
0 |
0 |
| T139 |
0 |
3 |
0 |
0 |
| T140 |
0 |
12 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
298 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
13 |
0 |
0 |
| T139 |
0 |
3 |
0 |
0 |
| T140 |
0 |
12 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
298 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
13 |
0 |
0 |
| T139 |
0 |
3 |
0 |
0 |
| T140 |
0 |
12 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T8,T138 |
| 1 | 0 | Covered | T15,T8,T138 |
| 1 | 1 | Covered | T15,T138,T139 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T8,T138 |
| 1 | 0 | Covered | T15,T138,T139 |
| 1 | 1 | Covered | T15,T8,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
282 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
1017 |
0 |
0 |
0 |
| T15 |
448 |
2 |
0 |
0 |
| T91 |
964 |
0 |
0 |
0 |
| T92 |
1671 |
0 |
0 |
0 |
| T93 |
613 |
0 |
0 |
0 |
| T94 |
2976 |
0 |
0 |
0 |
| T95 |
906 |
0 |
0 |
0 |
| T96 |
336 |
0 |
0 |
0 |
| T97 |
1530 |
0 |
0 |
0 |
| T138 |
0 |
8 |
0 |
0 |
| T139 |
0 |
12 |
0 |
0 |
| T140 |
0 |
6 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
690 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
283 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
34780 |
0 |
0 |
0 |
| T15 |
21463 |
3 |
0 |
0 |
| T91 |
55278 |
0 |
0 |
0 |
| T92 |
111589 |
0 |
0 |
0 |
| T93 |
46711 |
0 |
0 |
0 |
| T94 |
328553 |
0 |
0 |
0 |
| T95 |
84570 |
0 |
0 |
0 |
| T96 |
14960 |
0 |
0 |
0 |
| T97 |
93016 |
0 |
0 |
0 |
| T138 |
0 |
8 |
0 |
0 |
| T139 |
0 |
12 |
0 |
0 |
| T140 |
0 |
6 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
53848 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T8,T138 |
| 1 | 0 | Covered | T15,T8,T138 |
| 1 | 1 | Covered | T15,T138,T139 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T8,T138 |
| 1 | 0 | Covered | T15,T138,T139 |
| 1 | 1 | Covered | T15,T8,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
282 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
34780 |
0 |
0 |
0 |
| T15 |
21463 |
2 |
0 |
0 |
| T91 |
55278 |
0 |
0 |
0 |
| T92 |
111589 |
0 |
0 |
0 |
| T93 |
46711 |
0 |
0 |
0 |
| T94 |
328553 |
0 |
0 |
0 |
| T95 |
84570 |
0 |
0 |
0 |
| T96 |
14960 |
0 |
0 |
0 |
| T97 |
93016 |
0 |
0 |
0 |
| T138 |
0 |
8 |
0 |
0 |
| T139 |
0 |
12 |
0 |
0 |
| T140 |
0 |
6 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
53848 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
282 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
1017 |
0 |
0 |
0 |
| T15 |
448 |
2 |
0 |
0 |
| T91 |
964 |
0 |
0 |
0 |
| T92 |
1671 |
0 |
0 |
0 |
| T93 |
613 |
0 |
0 |
0 |
| T94 |
2976 |
0 |
0 |
0 |
| T95 |
906 |
0 |
0 |
0 |
| T96 |
336 |
0 |
0 |
0 |
| T97 |
1530 |
0 |
0 |
0 |
| T138 |
0 |
8 |
0 |
0 |
| T139 |
0 |
12 |
0 |
0 |
| T140 |
0 |
6 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
690 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T10,T11 |
| 1 | 0 | Covered | T3,T10,T11 |
| 1 | 1 | Covered | T3,T10,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T10,T11 |
| 1 | 0 | Covered | T3,T10,T11 |
| 1 | 1 | Covered | T3,T10,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
327 |
0 |
0 |
| T3 |
3777 |
4 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T24 |
1182 |
0 |
0 |
0 |
| T27 |
2230 |
0 |
0 |
0 |
| T57 |
831 |
0 |
0 |
0 |
| T65 |
867 |
0 |
0 |
0 |
| T66 |
351 |
0 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T410 |
2937 |
0 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
| T429 |
0 |
2 |
0 |
0 |
| T430 |
0 |
2 |
0 |
0 |
| T431 |
450 |
0 |
0 |
0 |
| T432 |
550 |
0 |
0 |
0 |
| T433 |
517 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
327 |
0 |
0 |
| T3 |
139731 |
4 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T24 |
112487 |
0 |
0 |
0 |
| T27 |
239098 |
0 |
0 |
0 |
| T57 |
43818 |
0 |
0 |
0 |
| T65 |
52488 |
0 |
0 |
0 |
| T66 |
11071 |
0 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T410 |
315432 |
0 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
| T429 |
0 |
2 |
0 |
0 |
| T430 |
0 |
2 |
0 |
0 |
| T431 |
24345 |
0 |
0 |
0 |
| T432 |
34410 |
0 |
0 |
0 |
| T433 |
38857 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T10,T11 |
| 1 | 0 | Covered | T3,T10,T11 |
| 1 | 1 | Covered | T3,T10,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T10,T11 |
| 1 | 0 | Covered | T3,T10,T11 |
| 1 | 1 | Covered | T3,T10,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
327 |
0 |
0 |
| T3 |
139731 |
4 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T24 |
112487 |
0 |
0 |
0 |
| T27 |
239098 |
0 |
0 |
0 |
| T57 |
43818 |
0 |
0 |
0 |
| T65 |
52488 |
0 |
0 |
0 |
| T66 |
11071 |
0 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T410 |
315432 |
0 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
| T429 |
0 |
2 |
0 |
0 |
| T430 |
0 |
2 |
0 |
0 |
| T431 |
24345 |
0 |
0 |
0 |
| T432 |
34410 |
0 |
0 |
0 |
| T433 |
38857 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
327 |
0 |
0 |
| T3 |
3777 |
4 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T24 |
1182 |
0 |
0 |
0 |
| T27 |
2230 |
0 |
0 |
0 |
| T57 |
831 |
0 |
0 |
0 |
| T65 |
867 |
0 |
0 |
0 |
| T66 |
351 |
0 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T410 |
2937 |
0 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
| T429 |
0 |
2 |
0 |
0 |
| T430 |
0 |
2 |
0 |
0 |
| T431 |
450 |
0 |
0 |
0 |
| T432 |
550 |
0 |
0 |
0 |
| T433 |
517 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T392,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T392,T140 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
346 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
14 |
0 |
0 |
| T140 |
0 |
10 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T408 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
346 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
14 |
0 |
0 |
| T140 |
0 |
10 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T408 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T392,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T392,T140 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
346 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
14 |
0 |
0 |
| T140 |
0 |
10 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T408 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
346 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
14 |
0 |
0 |
| T140 |
0 |
10 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T408 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
327 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
16 |
0 |
0 |
| T139 |
0 |
10 |
0 |
0 |
| T140 |
0 |
13 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
327 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
16 |
0 |
0 |
| T139 |
0 |
10 |
0 |
0 |
| T140 |
0 |
13 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
327 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
16 |
0 |
0 |
| T139 |
0 |
10 |
0 |
0 |
| T140 |
0 |
13 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
327 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
16 |
0 |
0 |
| T139 |
0 |
10 |
0 |
0 |
| T140 |
0 |
13 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T8 |
| 1 | 0 | Covered | T1,T2,T8 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T8 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
317 |
0 |
0 |
| T1 |
603 |
1 |
0 |
0 |
| T2 |
643 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T53 |
5169 |
0 |
0 |
0 |
| T101 |
4795 |
0 |
0 |
0 |
| T102 |
457 |
0 |
0 |
0 |
| T103 |
2488 |
0 |
0 |
0 |
| T104 |
1697 |
0 |
0 |
0 |
| T105 |
4955 |
0 |
0 |
0 |
| T106 |
405 |
0 |
0 |
0 |
| T107 |
419 |
0 |
0 |
0 |
| T138 |
0 |
10 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
10 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
317 |
0 |
0 |
| T1 |
38023 |
1 |
0 |
0 |
| T2 |
37930 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T53 |
459340 |
0 |
0 |
0 |
| T101 |
548257 |
0 |
0 |
0 |
| T102 |
16085 |
0 |
0 |
0 |
| T103 |
271560 |
0 |
0 |
0 |
| T104 |
71622 |
0 |
0 |
0 |
| T105 |
578469 |
0 |
0 |
0 |
| T106 |
26855 |
0 |
0 |
0 |
| T107 |
19040 |
0 |
0 |
0 |
| T138 |
0 |
10 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
10 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T8 |
| 1 | 0 | Covered | T1,T2,T8 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T8 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
317 |
0 |
0 |
| T1 |
38023 |
1 |
0 |
0 |
| T2 |
37930 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T53 |
459340 |
0 |
0 |
0 |
| T101 |
548257 |
0 |
0 |
0 |
| T102 |
16085 |
0 |
0 |
0 |
| T103 |
271560 |
0 |
0 |
0 |
| T104 |
71622 |
0 |
0 |
0 |
| T105 |
578469 |
0 |
0 |
0 |
| T106 |
26855 |
0 |
0 |
0 |
| T107 |
19040 |
0 |
0 |
0 |
| T138 |
0 |
10 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
10 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
317 |
0 |
0 |
| T1 |
603 |
1 |
0 |
0 |
| T2 |
643 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T53 |
5169 |
0 |
0 |
0 |
| T101 |
4795 |
0 |
0 |
0 |
| T102 |
457 |
0 |
0 |
0 |
| T103 |
2488 |
0 |
0 |
0 |
| T104 |
1697 |
0 |
0 |
0 |
| T105 |
4955 |
0 |
0 |
0 |
| T106 |
405 |
0 |
0 |
0 |
| T107 |
419 |
0 |
0 |
0 |
| T138 |
0 |
10 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
10 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
307 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
15 |
0 |
0 |
| T139 |
0 |
9 |
0 |
0 |
| T140 |
0 |
8 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
307 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
15 |
0 |
0 |
| T139 |
0 |
9 |
0 |
0 |
| T140 |
0 |
8 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
307 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
15 |
0 |
0 |
| T139 |
0 |
9 |
0 |
0 |
| T140 |
0 |
8 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
307 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
15 |
0 |
0 |
| T139 |
0 |
9 |
0 |
0 |
| T140 |
0 |
8 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T8,T138 |
| 1 | 0 | Covered | T14,T8,T138 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T8,T138 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T14,T8,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
296 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
1017 |
1 |
0 |
0 |
| T136 |
948 |
0 |
0 |
0 |
| T138 |
0 |
7 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
7 |
0 |
0 |
| T304 |
862 |
0 |
0 |
0 |
| T345 |
549 |
0 |
0 |
0 |
| T362 |
797 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
690 |
0 |
0 |
0 |
| T424 |
1324 |
0 |
0 |
0 |
| T425 |
2850 |
0 |
0 |
0 |
| T426 |
311 |
0 |
0 |
0 |
| T427 |
862 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
296 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
34780 |
1 |
0 |
0 |
| T136 |
47633 |
0 |
0 |
0 |
| T138 |
0 |
7 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
7 |
0 |
0 |
| T304 |
63585 |
0 |
0 |
0 |
| T345 |
40859 |
0 |
0 |
0 |
| T362 |
58764 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
53848 |
0 |
0 |
0 |
| T424 |
139322 |
0 |
0 |
0 |
| T425 |
315859 |
0 |
0 |
0 |
| T426 |
11261 |
0 |
0 |
0 |
| T427 |
63727 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T8,T138 |
| 1 | 0 | Covered | T14,T8,T138 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T8,T138 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T14,T8,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
296 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
34780 |
1 |
0 |
0 |
| T136 |
47633 |
0 |
0 |
0 |
| T138 |
0 |
7 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
7 |
0 |
0 |
| T304 |
63585 |
0 |
0 |
0 |
| T345 |
40859 |
0 |
0 |
0 |
| T362 |
58764 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
53848 |
0 |
0 |
0 |
| T424 |
139322 |
0 |
0 |
0 |
| T425 |
315859 |
0 |
0 |
0 |
| T426 |
11261 |
0 |
0 |
0 |
| T427 |
63727 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
296 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
1017 |
1 |
0 |
0 |
| T136 |
948 |
0 |
0 |
0 |
| T138 |
0 |
7 |
0 |
0 |
| T139 |
0 |
7 |
0 |
0 |
| T140 |
0 |
7 |
0 |
0 |
| T304 |
862 |
0 |
0 |
0 |
| T345 |
549 |
0 |
0 |
0 |
| T362 |
797 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
690 |
0 |
0 |
0 |
| T424 |
1324 |
0 |
0 |
0 |
| T425 |
2850 |
0 |
0 |
0 |
| T426 |
311 |
0 |
0 |
0 |
| T427 |
862 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
317 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
9 |
0 |
0 |
| T139 |
0 |
2 |
0 |
0 |
| T140 |
0 |
16 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
317 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
9 |
0 |
0 |
| T139 |
0 |
2 |
0 |
0 |
| T140 |
0 |
16 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
317 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
9 |
0 |
0 |
| T139 |
0 |
2 |
0 |
0 |
| T140 |
0 |
16 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
317 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
9 |
0 |
0 |
| T139 |
0 |
2 |
0 |
0 |
| T140 |
0 |
16 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T8,T138 |
| 1 | 0 | Covered | T15,T8,T138 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T8,T138 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T15,T8,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
336 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
1017 |
0 |
0 |
0 |
| T15 |
448 |
1 |
0 |
0 |
| T91 |
964 |
0 |
0 |
0 |
| T92 |
1671 |
0 |
0 |
0 |
| T93 |
613 |
0 |
0 |
0 |
| T94 |
2976 |
0 |
0 |
0 |
| T95 |
906 |
0 |
0 |
0 |
| T96 |
336 |
0 |
0 |
0 |
| T97 |
1530 |
0 |
0 |
0 |
| T138 |
0 |
19 |
0 |
0 |
| T139 |
0 |
5 |
0 |
0 |
| T140 |
0 |
5 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
690 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
336 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
34780 |
0 |
0 |
0 |
| T15 |
21463 |
1 |
0 |
0 |
| T91 |
55278 |
0 |
0 |
0 |
| T92 |
111589 |
0 |
0 |
0 |
| T93 |
46711 |
0 |
0 |
0 |
| T94 |
328553 |
0 |
0 |
0 |
| T95 |
84570 |
0 |
0 |
0 |
| T96 |
14960 |
0 |
0 |
0 |
| T97 |
93016 |
0 |
0 |
0 |
| T138 |
0 |
19 |
0 |
0 |
| T139 |
0 |
5 |
0 |
0 |
| T140 |
0 |
5 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
53848 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T8,T138 |
| 1 | 0 | Covered | T15,T8,T138 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T8,T138 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T15,T8,T138 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
336 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
34780 |
0 |
0 |
0 |
| T15 |
21463 |
1 |
0 |
0 |
| T91 |
55278 |
0 |
0 |
0 |
| T92 |
111589 |
0 |
0 |
0 |
| T93 |
46711 |
0 |
0 |
0 |
| T94 |
328553 |
0 |
0 |
0 |
| T95 |
84570 |
0 |
0 |
0 |
| T96 |
14960 |
0 |
0 |
0 |
| T97 |
93016 |
0 |
0 |
0 |
| T138 |
0 |
19 |
0 |
0 |
| T139 |
0 |
5 |
0 |
0 |
| T140 |
0 |
5 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
53848 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
336 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T14 |
1017 |
0 |
0 |
0 |
| T15 |
448 |
1 |
0 |
0 |
| T91 |
964 |
0 |
0 |
0 |
| T92 |
1671 |
0 |
0 |
0 |
| T93 |
613 |
0 |
0 |
0 |
| T94 |
2976 |
0 |
0 |
0 |
| T95 |
906 |
0 |
0 |
0 |
| T96 |
336 |
0 |
0 |
0 |
| T97 |
1530 |
0 |
0 |
0 |
| T138 |
0 |
19 |
0 |
0 |
| T139 |
0 |
5 |
0 |
0 |
| T140 |
0 |
5 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
690 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T10,T11 |
| 1 | 0 | Covered | T3,T10,T11 |
| 1 | 1 | Covered | T3,T10,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T10,T11 |
| 1 | 0 | Covered | T3,T10,T11 |
| 1 | 1 | Covered | T3,T10,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
331 |
0 |
0 |
| T3 |
3777 |
2 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T24 |
1182 |
0 |
0 |
0 |
| T27 |
2230 |
0 |
0 |
0 |
| T57 |
831 |
0 |
0 |
0 |
| T65 |
867 |
0 |
0 |
0 |
| T66 |
351 |
0 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
0 |
1 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T410 |
2937 |
0 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T429 |
0 |
1 |
0 |
0 |
| T430 |
0 |
1 |
0 |
0 |
| T431 |
450 |
0 |
0 |
0 |
| T432 |
550 |
0 |
0 |
0 |
| T433 |
517 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
331 |
0 |
0 |
| T3 |
139731 |
2 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T24 |
112487 |
0 |
0 |
0 |
| T27 |
239098 |
0 |
0 |
0 |
| T57 |
43818 |
0 |
0 |
0 |
| T65 |
52488 |
0 |
0 |
0 |
| T66 |
11071 |
0 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
0 |
1 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T410 |
315432 |
0 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T429 |
0 |
1 |
0 |
0 |
| T430 |
0 |
1 |
0 |
0 |
| T431 |
24345 |
0 |
0 |
0 |
| T432 |
34410 |
0 |
0 |
0 |
| T433 |
38857 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T10,T11 |
| 1 | 0 | Covered | T3,T10,T11 |
| 1 | 1 | Covered | T3,T10,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T10,T11 |
| 1 | 0 | Covered | T3,T10,T11 |
| 1 | 1 | Covered | T3,T10,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
331 |
0 |
0 |
| T3 |
139731 |
2 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T24 |
112487 |
0 |
0 |
0 |
| T27 |
239098 |
0 |
0 |
0 |
| T57 |
43818 |
0 |
0 |
0 |
| T65 |
52488 |
0 |
0 |
0 |
| T66 |
11071 |
0 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
0 |
1 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T410 |
315432 |
0 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T429 |
0 |
1 |
0 |
0 |
| T430 |
0 |
1 |
0 |
0 |
| T431 |
24345 |
0 |
0 |
0 |
| T432 |
34410 |
0 |
0 |
0 |
| T433 |
38857 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
331 |
0 |
0 |
| T3 |
3777 |
2 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T24 |
1182 |
0 |
0 |
0 |
| T27 |
2230 |
0 |
0 |
0 |
| T57 |
831 |
0 |
0 |
0 |
| T65 |
867 |
0 |
0 |
0 |
| T66 |
351 |
0 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
0 |
1 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T410 |
2937 |
0 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T429 |
0 |
1 |
0 |
0 |
| T430 |
0 |
1 |
0 |
0 |
| T431 |
450 |
0 |
0 |
0 |
| T432 |
550 |
0 |
0 |
0 |
| T433 |
517 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
312 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
11 |
0 |
0 |
| T139 |
0 |
6 |
0 |
0 |
| T140 |
0 |
4 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
312 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
11 |
0 |
0 |
| T139 |
0 |
6 |
0 |
0 |
| T140 |
0 |
4 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
312 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
11 |
0 |
0 |
| T139 |
0 |
6 |
0 |
0 |
| T140 |
0 |
4 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
312 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
11 |
0 |
0 |
| T139 |
0 |
6 |
0 |
0 |
| T140 |
0 |
4 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T392,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T392,T140 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
295 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
6 |
0 |
0 |
| T139 |
0 |
1 |
0 |
0 |
| T140 |
0 |
17 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
295 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
6 |
0 |
0 |
| T139 |
0 |
1 |
0 |
0 |
| T140 |
0 |
17 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T392,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T392,T140 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
295 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
6 |
0 |
0 |
| T139 |
0 |
1 |
0 |
0 |
| T140 |
0 |
17 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
295 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
6 |
0 |
0 |
| T139 |
0 |
1 |
0 |
0 |
| T140 |
0 |
17 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
333 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
18 |
0 |
0 |
| T139 |
0 |
8 |
0 |
0 |
| T140 |
0 |
19 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
333 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
18 |
0 |
0 |
| T139 |
0 |
8 |
0 |
0 |
| T140 |
0 |
19 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
333 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
18 |
0 |
0 |
| T139 |
0 |
8 |
0 |
0 |
| T140 |
0 |
19 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
333 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
18 |
0 |
0 |
| T139 |
0 |
8 |
0 |
0 |
| T140 |
0 |
19 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T8,T9 |
| 1 | 0 | Covered | T7,T8,T9 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T8,T9 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
312 |
0 |
0 |
| T7 |
730 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T126 |
1198 |
0 |
0 |
0 |
| T138 |
0 |
7 |
0 |
0 |
| T139 |
0 |
9 |
0 |
0 |
| T140 |
0 |
11 |
0 |
0 |
| T160 |
843 |
0 |
0 |
0 |
| T255 |
4567 |
0 |
0 |
0 |
| T270 |
2858 |
0 |
0 |
0 |
| T322 |
694 |
0 |
0 |
0 |
| T327 |
873 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T435 |
541 |
0 |
0 |
0 |
| T436 |
2382 |
0 |
0 |
0 |
| T437 |
407 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
314 |
0 |
0 |
| T7 |
31427 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T126 |
75932 |
0 |
0 |
0 |
| T138 |
0 |
7 |
0 |
0 |
| T139 |
0 |
9 |
0 |
0 |
| T140 |
0 |
11 |
0 |
0 |
| T160 |
43036 |
0 |
0 |
0 |
| T255 |
171712 |
0 |
0 |
0 |
| T270 |
300741 |
0 |
0 |
0 |
| T322 |
62222 |
0 |
0 |
0 |
| T327 |
73931 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T434 |
0 |
1 |
0 |
0 |
| T435 |
42720 |
0 |
0 |
0 |
| T436 |
268320 |
0 |
0 |
0 |
| T437 |
26620 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T8,T9 |
| 1 | 0 | Covered | T7,T8,T138 |
| 1 | 1 | Covered | T138,T139,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T8,T9 |
| 1 | 0 | Covered | T138,T139,T392 |
| 1 | 1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
314 |
0 |
0 |
| T7 |
31427 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T126 |
75932 |
0 |
0 |
0 |
| T138 |
0 |
7 |
0 |
0 |
| T139 |
0 |
9 |
0 |
0 |
| T140 |
0 |
11 |
0 |
0 |
| T160 |
43036 |
0 |
0 |
0 |
| T255 |
171712 |
0 |
0 |
0 |
| T270 |
300741 |
0 |
0 |
0 |
| T322 |
62222 |
0 |
0 |
0 |
| T327 |
73931 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T434 |
0 |
1 |
0 |
0 |
| T435 |
42720 |
0 |
0 |
0 |
| T436 |
268320 |
0 |
0 |
0 |
| T437 |
26620 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
314 |
0 |
0 |
| T7 |
730 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T126 |
1198 |
0 |
0 |
0 |
| T138 |
0 |
7 |
0 |
0 |
| T139 |
0 |
9 |
0 |
0 |
| T140 |
0 |
11 |
0 |
0 |
| T160 |
843 |
0 |
0 |
0 |
| T255 |
4567 |
0 |
0 |
0 |
| T270 |
2858 |
0 |
0 |
0 |
| T322 |
694 |
0 |
0 |
0 |
| T327 |
873 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T434 |
0 |
1 |
0 |
0 |
| T435 |
541 |
0 |
0 |
0 |
| T436 |
2382 |
0 |
0 |
0 |
| T437 |
407 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T392,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T392,T140 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
301 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
13 |
0 |
0 |
| T139 |
0 |
1 |
0 |
0 |
| T140 |
0 |
9 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
301 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
13 |
0 |
0 |
| T139 |
0 |
1 |
0 |
0 |
| T140 |
0 |
9 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T8,T138,T391 |
| 1 | 1 | Covered | T138,T392,T140 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T138,T391 |
| 1 | 0 | Covered | T138,T392,T140 |
| 1 | 1 | Covered | T8,T138,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163029454 |
301 |
0 |
0 |
| T8 |
452183 |
1 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
13 |
0 |
0 |
| T139 |
0 |
1 |
0 |
0 |
| T140 |
0 |
9 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1951669 |
301 |
0 |
0 |
| T8 |
4014 |
1 |
0 |
0 |
| T72 |
482 |
0 |
0 |
0 |
| T81 |
2562 |
0 |
0 |
0 |
| T90 |
805 |
0 |
0 |
0 |
| T110 |
4951 |
0 |
0 |
0 |
| T138 |
0 |
13 |
0 |
0 |
| T139 |
0 |
1 |
0 |
0 |
| T140 |
0 |
9 |
0 |
0 |
| T238 |
767 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
928 |
0 |
0 |
0 |
| T420 |
914 |
0 |
0 |
0 |
| T421 |
1584 |
0 |
0 |
0 |
| T422 |
713 |
0 |
0 |
0 |