Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T7,T8,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T15 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T2,T3 |
| 1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
3164879 |
0 |
0 |
| T1 |
76046 |
1939 |
0 |
0 |
| T2 |
75860 |
2259 |
0 |
0 |
| T3 |
0 |
1527 |
0 |
0 |
| T8 |
452183 |
1338 |
0 |
0 |
| T10 |
0 |
1367 |
0 |
0 |
| T11 |
0 |
1473 |
0 |
0 |
| T12 |
0 |
278 |
0 |
0 |
| T13 |
0 |
291 |
0 |
0 |
| T14 |
34780 |
0 |
0 |
0 |
| T53 |
918680 |
0 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T98 |
0 |
708 |
0 |
0 |
| T99 |
0 |
783 |
0 |
0 |
| T100 |
0 |
664 |
0 |
0 |
| T101 |
1096514 |
0 |
0 |
0 |
| T102 |
32170 |
0 |
0 |
0 |
| T103 |
543120 |
0 |
0 |
0 |
| T104 |
143244 |
0 |
0 |
0 |
| T105 |
1156938 |
0 |
0 |
0 |
| T106 |
53710 |
0 |
0 |
0 |
| T107 |
38080 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
9954 |
0 |
0 |
| T139 |
0 |
6637 |
0 |
0 |
| T140 |
0 |
7223 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
397 |
0 |
0 |
| T391 |
0 |
582 |
0 |
0 |
| T392 |
0 |
1469 |
0 |
0 |
| T415 |
0 |
820 |
0 |
0 |
| T416 |
0 |
772 |
0 |
0 |
| T417 |
0 |
787 |
0 |
0 |
| T418 |
0 |
404 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
48791725 |
43148250 |
0 |
0 |
| T4 |
11150 |
6875 |
0 |
0 |
| T5 |
12350 |
8050 |
0 |
0 |
| T6 |
71800 |
67500 |
0 |
0 |
| T16 |
16575 |
12225 |
0 |
0 |
| T17 |
30675 |
26325 |
0 |
0 |
| T39 |
20875 |
16550 |
0 |
0 |
| T40 |
22100 |
17775 |
0 |
0 |
| T41 |
40325 |
35925 |
0 |
0 |
| T47 |
28150 |
23850 |
0 |
0 |
| T89 |
8200 |
3850 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
7863 |
0 |
0 |
| T1 |
76046 |
6 |
0 |
0 |
| T2 |
75860 |
7 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T8 |
452183 |
3 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
34780 |
0 |
0 |
0 |
| T53 |
918680 |
0 |
0 |
0 |
| T72 |
26321 |
0 |
0 |
0 |
| T81 |
274028 |
0 |
0 |
0 |
| T90 |
64923 |
0 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
1096514 |
0 |
0 |
0 |
| T102 |
32170 |
0 |
0 |
0 |
| T103 |
543120 |
0 |
0 |
0 |
| T104 |
143244 |
0 |
0 |
0 |
| T105 |
1156938 |
0 |
0 |
0 |
| T106 |
53710 |
0 |
0 |
0 |
| T107 |
38080 |
0 |
0 |
0 |
| T110 |
401184 |
0 |
0 |
0 |
| T138 |
0 |
25 |
0 |
0 |
| T139 |
0 |
16 |
0 |
0 |
| T140 |
0 |
18 |
0 |
0 |
| T238 |
57805 |
0 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
2 |
0 |
0 |
| T392 |
0 |
4 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T418 |
0 |
1 |
0 |
0 |
| T419 |
36972 |
0 |
0 |
0 |
| T420 |
67641 |
0 |
0 |
0 |
| T421 |
69007 |
0 |
0 |
0 |
| T422 |
59437 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
588175 |
578525 |
0 |
0 |
| T5 |
671725 |
662025 |
0 |
0 |
| T6 |
7913400 |
7901225 |
0 |
0 |
| T16 |
1494825 |
1471950 |
0 |
0 |
| T17 |
864025 |
852550 |
0 |
0 |
| T39 |
1366750 |
1355375 |
0 |
0 |
| T40 |
1518975 |
1507500 |
0 |
0 |
| T41 |
2130325 |
2114275 |
0 |
0 |
| T47 |
1082500 |
1072600 |
0 |
0 |
| T89 |
404225 |
387200 |
0 |
0 |