Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T111,T51,T112 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T19,T57,T27 |
1 | 1 | Covered | T19,T57,T27 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T19,T57,T27 |
1 | 0 | Covered | T19,T57,T27 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T19,T57,T27 |
1 | 1 | Covered | T19,T57,T27 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T57,T27 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T27,T50,T51 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T19,T57,T27 |
1 | 1 | Covered | T19,T57,T27 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T19,T57,T27 |
1 | - | Covered | T19,T57,T27 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T57,T27 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T19,T57,T27 |
1 | 1 | Covered | T19,T57,T27 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T19,T57,T27 |
0 |
0 |
1 |
Covered |
T19,T57,T27 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T19,T57,T27 |
0 |
0 |
1 |
Covered |
T19,T57,T27 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2325787 |
0 |
0 |
T19 |
133313 |
1266 |
0 |
0 |
T22 |
250521 |
0 |
0 |
0 |
T27 |
27726 |
1194 |
0 |
0 |
T50 |
0 |
952 |
0 |
0 |
T51 |
251801 |
2823 |
0 |
0 |
T52 |
0 |
1503 |
0 |
0 |
T53 |
0 |
2084 |
0 |
0 |
T54 |
0 |
1887 |
0 |
0 |
T55 |
0 |
417 |
0 |
0 |
T57 |
0 |
1035 |
0 |
0 |
T74 |
0 |
1834 |
0 |
0 |
T101 |
0 |
2258 |
0 |
0 |
T103 |
21454 |
0 |
0 |
0 |
T104 |
64538 |
0 |
0 |
0 |
T105 |
60109 |
0 |
0 |
0 |
T106 |
59652 |
0 |
0 |
0 |
T107 |
41687 |
0 |
0 |
0 |
T108 |
154895 |
0 |
0 |
0 |
T109 |
52032 |
0 |
0 |
0 |
T110 |
70934 |
0 |
0 |
0 |
T151 |
0 |
4032 |
0 |
0 |
T152 |
0 |
2070 |
0 |
0 |
T244 |
35151 |
0 |
0 |
0 |
T263 |
196186 |
0 |
0 |
0 |
T357 |
51904 |
0 |
0 |
0 |
T384 |
0 |
1564 |
0 |
0 |
T385 |
0 |
3688 |
0 |
0 |
T386 |
0 |
3435 |
0 |
0 |
T400 |
0 |
2768 |
0 |
0 |
T401 |
0 |
2725 |
0 |
0 |
T406 |
0 |
3467 |
0 |
0 |
T407 |
0 |
850 |
0 |
0 |
T416 |
0 |
355 |
0 |
0 |
T417 |
151821 |
0 |
0 |
0 |
T418 |
30570 |
0 |
0 |
0 |
T419 |
118355 |
0 |
0 |
0 |
T420 |
140911 |
0 |
0 |
0 |
T421 |
61861 |
0 |
0 |
0 |
T422 |
43599 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
46175700 |
40546525 |
0 |
0 |
T1 |
22450 |
18075 |
0 |
0 |
T2 |
21950 |
17575 |
0 |
0 |
T3 |
69800 |
65525 |
0 |
0 |
T4 |
12975 |
8650 |
0 |
0 |
T5 |
16300 |
11975 |
0 |
0 |
T34 |
9675 |
5350 |
0 |
0 |
T59 |
16750 |
12450 |
0 |
0 |
T86 |
10950 |
6650 |
0 |
0 |
T87 |
9525 |
5225 |
0 |
0 |
T88 |
10725 |
6425 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5861 |
0 |
0 |
T19 |
133313 |
3 |
0 |
0 |
T22 |
250521 |
0 |
0 |
0 |
T27 |
27726 |
4 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
251801 |
7 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
T54 |
0 |
5 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T57 |
0 |
3 |
0 |
0 |
T74 |
0 |
6 |
0 |
0 |
T101 |
0 |
6 |
0 |
0 |
T103 |
21454 |
0 |
0 |
0 |
T104 |
64538 |
0 |
0 |
0 |
T105 |
60109 |
0 |
0 |
0 |
T106 |
59652 |
0 |
0 |
0 |
T107 |
41687 |
0 |
0 |
0 |
T108 |
154895 |
0 |
0 |
0 |
T109 |
52032 |
0 |
0 |
0 |
T110 |
70934 |
0 |
0 |
0 |
T151 |
0 |
10 |
0 |
0 |
T152 |
0 |
5 |
0 |
0 |
T244 |
35151 |
0 |
0 |
0 |
T263 |
196186 |
0 |
0 |
0 |
T357 |
51904 |
0 |
0 |
0 |
T384 |
0 |
5 |
0 |
0 |
T385 |
0 |
10 |
0 |
0 |
T386 |
0 |
8 |
0 |
0 |
T400 |
0 |
8 |
0 |
0 |
T401 |
0 |
8 |
0 |
0 |
T406 |
0 |
8 |
0 |
0 |
T407 |
0 |
3 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T417 |
151821 |
0 |
0 |
0 |
T418 |
30570 |
0 |
0 |
0 |
T419 |
118355 |
0 |
0 |
0 |
T420 |
140911 |
0 |
0 |
0 |
T421 |
61861 |
0 |
0 |
0 |
T422 |
43599 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1448125 |
1435400 |
0 |
0 |
T2 |
1516500 |
1502975 |
0 |
0 |
T3 |
7709900 |
7698325 |
0 |
0 |
T4 |
940350 |
927225 |
0 |
0 |
T5 |
980475 |
972875 |
0 |
0 |
T34 |
635575 |
617850 |
0 |
0 |
T59 |
1093875 |
1084300 |
0 |
0 |
T86 |
405000 |
396575 |
0 |
0 |
T87 |
438875 |
426650 |
0 |
0 |
T88 |
464350 |
454650 |
0 |
0 |