Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T51,T53 |
1 | 0 | Covered | T14,T51,T53 |
1 | 1 | Covered | T14,T51,T53 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T51,T53 |
1 | 0 | Covered | T14,T51,T53 |
1 | 1 | Covered | T14,T51,T53 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
12633 |
0 |
0 |
T14 |
40860 |
6 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T51 |
34278 |
7 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
6 |
0 |
0 |
T54 |
0 |
7 |
0 |
0 |
T55 |
22212 |
0 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T71 |
0 |
2 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T95 |
36328 |
0 |
0 |
0 |
T96 |
20206 |
0 |
0 |
0 |
T97 |
42710 |
0 |
0 |
0 |
T98 |
285642 |
0 |
0 |
0 |
T99 |
270920 |
0 |
0 |
0 |
T100 |
58616 |
0 |
0 |
0 |
T101 |
66571 |
0 |
0 |
0 |
T102 |
21429 |
0 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T142 |
318782 |
6 |
0 |
0 |
T143 |
1196904 |
33 |
0 |
0 |
T144 |
80744 |
3 |
0 |
0 |
T370 |
244346 |
2 |
0 |
0 |
T371 |
247870 |
2 |
0 |
0 |
T407 |
692500 |
12 |
0 |
0 |
T416 |
0 |
2 |
0 |
0 |
T417 |
102646 |
1 |
0 |
0 |
T418 |
84118 |
1 |
0 |
0 |
T419 |
158690 |
2 |
0 |
0 |
T420 |
214122 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
12647 |
0 |
0 |
T14 |
79905 |
7 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T51 |
66828 |
7 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
7 |
0 |
0 |
T54 |
0 |
7 |
0 |
0 |
T55 |
382 |
0 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T71 |
0 |
2 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T95 |
71012 |
0 |
0 |
0 |
T96 |
39029 |
0 |
0 |
0 |
T97 |
83689 |
0 |
0 |
0 |
T98 |
556149 |
0 |
0 |
0 |
T99 |
534448 |
0 |
0 |
0 |
T100 |
114925 |
0 |
0 |
0 |
T101 |
130799 |
0 |
0 |
0 |
T102 |
41268 |
0 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T142 |
318782 |
6 |
0 |
0 |
T143 |
1196904 |
33 |
0 |
0 |
T144 |
80744 |
3 |
0 |
0 |
T370 |
244346 |
2 |
0 |
0 |
T371 |
247870 |
2 |
0 |
0 |
T407 |
692500 |
12 |
0 |
0 |
T416 |
0 |
2 |
0 |
0 |
T417 |
102646 |
1 |
0 |
0 |
T418 |
84118 |
1 |
0 |
0 |
T419 |
158690 |
2 |
0 |
0 |
T420 |
214122 |
0 |
0 |
0 |