Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T32,T8,T51 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T8,T11 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T32,T8,T51 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8624 |
8157 |
0 |
0 |
selKnown1 |
104905 |
103552 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8624 |
8157 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T6 |
6 |
5 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T11 |
19 |
18 |
0 |
0 |
T29 |
16 |
14 |
0 |
0 |
T30 |
19 |
17 |
0 |
0 |
T31 |
24 |
22 |
0 |
0 |
T60 |
3 |
2 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T63 |
1 |
0 |
0 |
0 |
T64 |
0 |
10 |
0 |
0 |
T67 |
44 |
43 |
0 |
0 |
T68 |
2 |
1 |
0 |
0 |
T69 |
0 |
46 |
0 |
0 |
T115 |
1 |
0 |
0 |
0 |
T116 |
1 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
22 |
20 |
0 |
0 |
T151 |
23 |
21 |
0 |
0 |
T152 |
3 |
2 |
0 |
0 |
T153 |
6 |
5 |
0 |
0 |
T154 |
3 |
2 |
0 |
0 |
T155 |
7 |
6 |
0 |
0 |
T156 |
4 |
3 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104905 |
103552 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
6 |
5 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T29 |
22 |
20 |
0 |
0 |
T30 |
19 |
17 |
0 |
0 |
T31 |
20 |
40 |
0 |
0 |
T32 |
545 |
544 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T121 |
1 |
0 |
0 |
0 |
T150 |
14 |
25 |
0 |
0 |
T151 |
7 |
17 |
0 |
0 |
T152 |
17 |
28 |
0 |
0 |
T153 |
11 |
20 |
0 |
0 |
T154 |
12 |
22 |
0 |
0 |
T155 |
11 |
10 |
0 |
0 |
T156 |
21 |
20 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T6,T7 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
898 |
768 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T6 |
6 |
5 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T60 |
3 |
2 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T63 |
1 |
0 |
0 |
0 |
T64 |
0 |
10 |
0 |
0 |
T67 |
44 |
43 |
0 |
0 |
T68 |
2 |
1 |
0 |
0 |
T69 |
0 |
46 |
0 |
0 |
T115 |
1 |
0 |
0 |
0 |
T116 |
1 |
0 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1765 |
756 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
6 |
5 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T121 |
1 |
0 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T12,T161 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T8,T11 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T12,T161 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
659 |
643 |
0 |
0 |
selKnown1 |
1241 |
1223 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
659 |
643 |
0 |
0 |
T11 |
19 |
18 |
0 |
0 |
T12 |
260 |
259 |
0 |
0 |
T13 |
19 |
18 |
0 |
0 |
T29 |
13 |
12 |
0 |
0 |
T30 |
13 |
12 |
0 |
0 |
T31 |
17 |
16 |
0 |
0 |
T150 |
14 |
13 |
0 |
0 |
T151 |
16 |
15 |
0 |
0 |
T161 |
210 |
209 |
0 |
0 |
T162 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1241 |
1223 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T29 |
14 |
13 |
0 |
0 |
T30 |
10 |
9 |
0 |
0 |
T31 |
0 |
21 |
0 |
0 |
T32 |
545 |
544 |
0 |
0 |
T33 |
545 |
544 |
0 |
0 |
T150 |
0 |
12 |
0 |
0 |
T151 |
0 |
11 |
0 |
0 |
T152 |
0 |
12 |
0 |
0 |
T153 |
0 |
10 |
0 |
0 |
T154 |
0 |
11 |
0 |
0 |
T161 |
1 |
0 |
0 |
0 |
T162 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T10,T29 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T8,T10 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T10,T29 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
56 |
44 |
0 |
0 |
T29 |
3 |
2 |
0 |
0 |
T30 |
6 |
5 |
0 |
0 |
T31 |
7 |
6 |
0 |
0 |
T150 |
8 |
7 |
0 |
0 |
T151 |
7 |
6 |
0 |
0 |
T152 |
3 |
2 |
0 |
0 |
T153 |
6 |
5 |
0 |
0 |
T154 |
3 |
2 |
0 |
0 |
T155 |
7 |
6 |
0 |
0 |
T156 |
4 |
3 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134 |
120 |
0 |
0 |
T29 |
8 |
7 |
0 |
0 |
T30 |
9 |
8 |
0 |
0 |
T31 |
20 |
19 |
0 |
0 |
T150 |
14 |
13 |
0 |
0 |
T151 |
7 |
6 |
0 |
0 |
T152 |
17 |
16 |
0 |
0 |
T153 |
11 |
10 |
0 |
0 |
T154 |
12 |
11 |
0 |
0 |
T155 |
11 |
10 |
0 |
0 |
T156 |
21 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T10,T161 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T9,T10 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T10,T161 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657 |
641 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
19 |
18 |
0 |
0 |
T12 |
239 |
238 |
0 |
0 |
T13 |
19 |
18 |
0 |
0 |
T29 |
11 |
10 |
0 |
0 |
T30 |
16 |
15 |
0 |
0 |
T31 |
18 |
17 |
0 |
0 |
T150 |
13 |
12 |
0 |
0 |
T151 |
0 |
14 |
0 |
0 |
T161 |
224 |
223 |
0 |
0 |
T162 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161 |
146 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T29 |
10 |
9 |
0 |
0 |
T30 |
11 |
10 |
0 |
0 |
T31 |
23 |
22 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T150 |
21 |
20 |
0 |
0 |
T151 |
18 |
17 |
0 |
0 |
T152 |
0 |
19 |
0 |
0 |
T153 |
0 |
9 |
0 |
0 |
T154 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T9,T10 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T8,T9 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T9,T10 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69 |
56 |
0 |
0 |
T29 |
7 |
6 |
0 |
0 |
T30 |
6 |
5 |
0 |
0 |
T31 |
13 |
12 |
0 |
0 |
T150 |
6 |
5 |
0 |
0 |
T151 |
4 |
3 |
0 |
0 |
T152 |
5 |
4 |
0 |
0 |
T153 |
6 |
5 |
0 |
0 |
T154 |
2 |
1 |
0 |
0 |
T155 |
10 |
9 |
0 |
0 |
T156 |
7 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138 |
123 |
0 |
0 |
T29 |
9 |
8 |
0 |
0 |
T30 |
7 |
6 |
0 |
0 |
T31 |
20 |
19 |
0 |
0 |
T150 |
18 |
17 |
0 |
0 |
T151 |
11 |
10 |
0 |
0 |
T152 |
17 |
16 |
0 |
0 |
T153 |
11 |
10 |
0 |
0 |
T154 |
3 |
2 |
0 |
0 |
T155 |
17 |
16 |
0 |
0 |
T156 |
20 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T53,T11 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T29,T30,T31 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T51,T53,T11 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
884 |
866 |
0 |
0 |
T12 |
362 |
361 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T29 |
11 |
10 |
0 |
0 |
T30 |
11 |
10 |
0 |
0 |
T31 |
20 |
19 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T150 |
14 |
13 |
0 |
0 |
T151 |
20 |
19 |
0 |
0 |
T152 |
0 |
5 |
0 |
0 |
T153 |
0 |
12 |
0 |
0 |
T154 |
0 |
4 |
0 |
0 |
T161 |
383 |
382 |
0 |
0 |
T162 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139 |
129 |
0 |
0 |
T29 |
14 |
13 |
0 |
0 |
T30 |
9 |
8 |
0 |
0 |
T31 |
24 |
23 |
0 |
0 |
T150 |
13 |
12 |
0 |
0 |
T151 |
9 |
8 |
0 |
0 |
T152 |
18 |
17 |
0 |
0 |
T153 |
9 |
8 |
0 |
0 |
T154 |
4 |
3 |
0 |
0 |
T155 |
17 |
16 |
0 |
0 |
T156 |
22 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T53,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T29,T30 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T51,T53,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
63 |
49 |
0 |
0 |
T12 |
3 |
2 |
0 |
0 |
T29 |
5 |
4 |
0 |
0 |
T30 |
5 |
4 |
0 |
0 |
T31 |
9 |
8 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T150 |
8 |
7 |
0 |
0 |
T151 |
6 |
5 |
0 |
0 |
T152 |
3 |
2 |
0 |
0 |
T153 |
9 |
8 |
0 |
0 |
T155 |
0 |
4 |
0 |
0 |
T161 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125 |
114 |
0 |
0 |
T29 |
10 |
9 |
0 |
0 |
T30 |
8 |
7 |
0 |
0 |
T31 |
17 |
16 |
0 |
0 |
T150 |
16 |
15 |
0 |
0 |
T151 |
9 |
8 |
0 |
0 |
T152 |
20 |
19 |
0 |
0 |
T153 |
6 |
5 |
0 |
0 |
T154 |
5 |
4 |
0 |
0 |
T155 |
16 |
15 |
0 |
0 |
T156 |
17 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T53,T11 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T9,T10 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T51,T53,T11 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
869 |
850 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T12 |
340 |
339 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T29 |
7 |
6 |
0 |
0 |
T30 |
15 |
14 |
0 |
0 |
T31 |
20 |
19 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T150 |
10 |
9 |
0 |
0 |
T151 |
0 |
13 |
0 |
0 |
T152 |
0 |
5 |
0 |
0 |
T153 |
0 |
17 |
0 |
0 |
T154 |
0 |
5 |
0 |
0 |
T161 |
395 |
394 |
0 |
0 |
T162 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419 |
405 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T29 |
10 |
9 |
0 |
0 |
T30 |
8 |
7 |
0 |
0 |
T31 |
22 |
21 |
0 |
0 |
T32 |
154 |
153 |
0 |
0 |
T33 |
141 |
140 |
0 |
0 |
T150 |
17 |
16 |
0 |
0 |
T151 |
9 |
8 |
0 |
0 |
T152 |
9 |
8 |
0 |
0 |
T153 |
0 |
9 |
0 |
0 |
T154 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T51,T53 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T8,T9 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T51,T53 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
67 |
50 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T12 |
3 |
2 |
0 |
0 |
T29 |
2 |
1 |
0 |
0 |
T30 |
5 |
4 |
0 |
0 |
T31 |
7 |
6 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T150 |
7 |
6 |
0 |
0 |
T151 |
6 |
5 |
0 |
0 |
T152 |
0 |
2 |
0 |
0 |
T153 |
0 |
4 |
0 |
0 |
T155 |
0 |
8 |
0 |
0 |
T161 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110 |
95 |
0 |
0 |
T29 |
8 |
7 |
0 |
0 |
T30 |
7 |
6 |
0 |
0 |
T31 |
17 |
16 |
0 |
0 |
T150 |
15 |
14 |
0 |
0 |
T151 |
3 |
2 |
0 |
0 |
T152 |
8 |
7 |
0 |
0 |
T153 |
14 |
13 |
0 |
0 |
T154 |
6 |
5 |
0 |
0 |
T155 |
13 |
12 |
0 |
0 |
T156 |
14 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T32,T68 |
0 | 1 | Covered | T32,T8,T9 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T8,T11 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T32,T68 |
1 | 1 | Covered | T32,T8,T9 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1281 |
1260 |
0 |
0 |
selKnown1 |
528 |
502 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1281 |
1260 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
16 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T32 |
546 |
545 |
0 |
0 |
T33 |
546 |
545 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T150 |
0 |
26 |
0 |
0 |
T151 |
0 |
13 |
0 |
0 |
T152 |
0 |
11 |
0 |
0 |
T153 |
0 |
22 |
0 |
0 |
T154 |
0 |
26 |
0 |
0 |
T163 |
1 |
0 |
0 |
0 |
T164 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
528 |
502 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
222 |
221 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T30 |
0 |
9 |
0 |
0 |
T31 |
0 |
15 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T150 |
0 |
7 |
0 |
0 |
T151 |
0 |
19 |
0 |
0 |
T152 |
0 |
8 |
0 |
0 |
T153 |
0 |
13 |
0 |
0 |
T154 |
0 |
6 |
0 |
0 |
T161 |
174 |
173 |
0 |
0 |
T162 |
1 |
0 |
0 |
0 |
T163 |
1 |
0 |
0 |
0 |
T164 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T32,T68 |
0 | 1 | Covered | T32,T8,T9 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T8,T11 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T32,T68 |
1 | 1 | Covered | T32,T8,T9 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1276 |
1255 |
0 |
0 |
selKnown1 |
522 |
496 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1276 |
1255 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
15 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T32 |
546 |
545 |
0 |
0 |
T33 |
546 |
545 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T150 |
0 |
25 |
0 |
0 |
T151 |
0 |
12 |
0 |
0 |
T152 |
0 |
10 |
0 |
0 |
T153 |
0 |
20 |
0 |
0 |
T154 |
0 |
27 |
0 |
0 |
T163 |
1 |
0 |
0 |
0 |
T164 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
522 |
496 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
222 |
221 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T30 |
0 |
8 |
0 |
0 |
T31 |
0 |
14 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T150 |
0 |
6 |
0 |
0 |
T151 |
0 |
16 |
0 |
0 |
T152 |
0 |
10 |
0 |
0 |
T153 |
0 |
13 |
0 |
0 |
T154 |
0 |
5 |
0 |
0 |
T161 |
174 |
173 |
0 |
0 |
T162 |
1 |
0 |
0 |
0 |
T163 |
1 |
0 |
0 |
0 |
T164 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T32,T68 |
0 | 1 | Covered | T32,T11,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T11,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T32,T68 |
1 | 1 | Covered | T32,T11,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165 |
139 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
16 |
0 |
0 |
T31 |
0 |
18 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T150 |
0 |
8 |
0 |
0 |
T151 |
0 |
4 |
0 |
0 |
T152 |
0 |
13 |
0 |
0 |
T153 |
0 |
11 |
0 |
0 |
T154 |
0 |
14 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
520 |
495 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T12 |
200 |
199 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T30 |
0 |
13 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T150 |
0 |
9 |
0 |
0 |
T151 |
0 |
15 |
0 |
0 |
T152 |
0 |
6 |
0 |
0 |
T153 |
0 |
10 |
0 |
0 |
T154 |
0 |
7 |
0 |
0 |
T161 |
186 |
185 |
0 |
0 |
T162 |
1 |
0 |
0 |
0 |
T163 |
1 |
0 |
0 |
0 |
T164 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T32,T68 |
0 | 1 | Covered | T32,T11,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T11,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T32,T68 |
1 | 1 | Covered | T32,T11,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170 |
144 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
16 |
0 |
0 |
T31 |
0 |
22 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T150 |
0 |
9 |
0 |
0 |
T151 |
0 |
5 |
0 |
0 |
T152 |
0 |
13 |
0 |
0 |
T153 |
0 |
12 |
0 |
0 |
T154 |
0 |
13 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523 |
498 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T12 |
200 |
199 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T29 |
0 |
8 |
0 |
0 |
T30 |
0 |
15 |
0 |
0 |
T31 |
0 |
24 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T150 |
0 |
10 |
0 |
0 |
T151 |
0 |
14 |
0 |
0 |
T152 |
0 |
6 |
0 |
0 |
T153 |
0 |
10 |
0 |
0 |
T154 |
0 |
6 |
0 |
0 |
T161 |
186 |
185 |
0 |
0 |
T162 |
1 |
0 |
0 |
0 |
T163 |
1 |
0 |
0 |
0 |
T164 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T68,T8 |
0 | 1 | Covered | T8,T9,T29 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T51,T53 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T68,T8 |
1 | 1 | Covered | T8,T9,T29 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
155 |
137 |
0 |
0 |
selKnown1 |
24644 |
24611 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155 |
137 |
0 |
0 |
T29 |
8 |
7 |
0 |
0 |
T30 |
10 |
9 |
0 |
0 |
T31 |
21 |
20 |
0 |
0 |
T150 |
12 |
11 |
0 |
0 |
T151 |
9 |
8 |
0 |
0 |
T152 |
16 |
15 |
0 |
0 |
T153 |
13 |
12 |
0 |
0 |
T154 |
12 |
11 |
0 |
0 |
T155 |
23 |
22 |
0 |
0 |
T156 |
23 |
22 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24644 |
24611 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T11 |
18 |
17 |
0 |
0 |
T12 |
396 |
395 |
0 |
0 |
T15 |
4003 |
4002 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T39 |
20 |
19 |
0 |
0 |
T51 |
2 |
1 |
0 |
0 |
T53 |
2 |
1 |
0 |
0 |
T165 |
2343 |
2342 |
0 |
0 |
T166 |
2358 |
2357 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T68,T8 |
0 | 1 | Covered | T8,T9,T29 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T51,T53 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T68,T8 |
1 | 1 | Covered | T8,T9,T29 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
151 |
133 |
0 |
0 |
selKnown1 |
24642 |
24609 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151 |
133 |
0 |
0 |
T29 |
8 |
7 |
0 |
0 |
T30 |
9 |
8 |
0 |
0 |
T31 |
22 |
21 |
0 |
0 |
T150 |
11 |
10 |
0 |
0 |
T151 |
9 |
8 |
0 |
0 |
T152 |
15 |
14 |
0 |
0 |
T153 |
13 |
12 |
0 |
0 |
T154 |
12 |
11 |
0 |
0 |
T155 |
22 |
21 |
0 |
0 |
T156 |
22 |
21 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24642 |
24609 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T11 |
18 |
17 |
0 |
0 |
T12 |
396 |
395 |
0 |
0 |
T15 |
4003 |
4002 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T39 |
20 |
19 |
0 |
0 |
T51 |
2 |
1 |
0 |
0 |
T53 |
2 |
1 |
0 |
0 |
T165 |
2343 |
2342 |
0 |
0 |
T166 |
2358 |
2357 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T32,T68 |
0 | 1 | Covered | T32,T21,T167 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T51,T53,T55 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T32,T68 |
1 | 1 | Covered | T32,T21,T167 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
607 |
566 |
0 |
0 |
selKnown1 |
24649 |
24617 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
607 |
566 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
8 |
7 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T32 |
150 |
149 |
0 |
0 |
T33 |
0 |
134 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T167 |
2 |
1 |
0 |
0 |
T168 |
0 |
1 |
0 |
0 |
T169 |
0 |
1 |
0 |
0 |
T170 |
0 |
1 |
0 |
0 |
T171 |
0 |
7 |
0 |
0 |
T172 |
0 |
7 |
0 |
0 |
T173 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24649 |
24617 |
0 |
0 |
T11 |
18 |
17 |
0 |
0 |
T12 |
375 |
374 |
0 |
0 |
T15 |
4003 |
4002 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T39 |
20 |
19 |
0 |
0 |
T51 |
2 |
1 |
0 |
0 |
T53 |
2 |
1 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T165 |
2343 |
2342 |
0 |
0 |
T166 |
2358 |
2357 |
0 |
0 |
T174 |
0 |
1664 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T32,T68 |
0 | 1 | Covered | T32,T21,T167 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T51,T53,T55 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T32,T68 |
1 | 1 | Covered | T32,T21,T167 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
597 |
556 |
0 |
0 |
selKnown1 |
24645 |
24613 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
597 |
556 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
8 |
7 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T32 |
150 |
149 |
0 |
0 |
T33 |
0 |
134 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T167 |
2 |
1 |
0 |
0 |
T168 |
0 |
1 |
0 |
0 |
T169 |
0 |
1 |
0 |
0 |
T170 |
0 |
1 |
0 |
0 |
T171 |
0 |
7 |
0 |
0 |
T172 |
0 |
7 |
0 |
0 |
T173 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24645 |
24613 |
0 |
0 |
T11 |
18 |
17 |
0 |
0 |
T12 |
375 |
374 |
0 |
0 |
T15 |
4003 |
4002 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T39 |
20 |
19 |
0 |
0 |
T51 |
2 |
1 |
0 |
0 |
T53 |
2 |
1 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T165 |
2343 |
2342 |
0 |
0 |
T166 |
2358 |
2357 |
0 |
0 |
T174 |
0 |
1664 |
0 |
0 |