Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T14,T51,T53 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T51,T53 |
1 | 1 | Covered | T14,T51,T53 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T14,T51,T53 |
1 | - | Covered | T14,T51,T53 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T14,T51,T53 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T14,T51,T53 |
1 | 1 | Covered | T14,T51,T53 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T14,T51,T53 |
0 |
0 |
1 |
Covered |
T14,T51,T53 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T14,T51,T53 |
0 |
0 |
1 |
Covered |
T14,T51,T53 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
114382 |
0 |
0 |
T14 |
39650 |
854 |
0 |
0 |
T26 |
0 |
813 |
0 |
0 |
T51 |
33126 |
1941 |
0 |
0 |
T52 |
0 |
721 |
0 |
0 |
T53 |
0 |
1630 |
0 |
0 |
T54 |
0 |
1909 |
0 |
0 |
T95 |
35232 |
0 |
0 |
0 |
T96 |
19284 |
0 |
0 |
0 |
T97 |
41556 |
0 |
0 |
0 |
T98 |
275552 |
0 |
0 |
0 |
T99 |
265992 |
0 |
0 |
0 |
T100 |
57078 |
0 |
0 |
0 |
T101 |
65009 |
0 |
0 |
0 |
T102 |
20369 |
0 |
0 |
0 |
T107 |
0 |
912 |
0 |
0 |
T142 |
0 |
507 |
0 |
0 |
T143 |
0 |
2801 |
0 |
0 |
T144 |
0 |
356 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
292 |
0 |
0 |
T14 |
39650 |
2 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T51 |
33126 |
5 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T95 |
35232 |
0 |
0 |
0 |
T96 |
19284 |
0 |
0 |
0 |
T97 |
41556 |
0 |
0 |
0 |
T98 |
275552 |
0 |
0 |
0 |
T99 |
265992 |
0 |
0 |
0 |
T100 |
57078 |
0 |
0 |
0 |
T101 |
65009 |
0 |
0 |
0 |
T102 |
20369 |
0 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T143 |
0 |
7 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T144 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T142,T143,T144 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
90317 |
0 |
0 |
T142 |
146832 |
636 |
0 |
0 |
T143 |
593189 |
3892 |
0 |
0 |
T144 |
39783 |
273 |
0 |
0 |
T370 |
120565 |
866 |
0 |
0 |
T371 |
121953 |
694 |
0 |
0 |
T417 |
50593 |
411 |
0 |
0 |
T418 |
41396 |
326 |
0 |
0 |
T419 |
78358 |
736 |
0 |
0 |
T420 |
105367 |
640 |
0 |
0 |
T421 |
300379 |
650 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
232 |
0 |
0 |
T142 |
146832 |
2 |
0 |
0 |
T143 |
593189 |
9 |
0 |
0 |
T144 |
39783 |
1 |
0 |
0 |
T370 |
120565 |
2 |
0 |
0 |
T371 |
121953 |
2 |
0 |
0 |
T417 |
50593 |
1 |
0 |
0 |
T418 |
41396 |
1 |
0 |
0 |
T419 |
78358 |
2 |
0 |
0 |
T420 |
105367 |
2 |
0 |
0 |
T421 |
300379 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T144 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T142,T143,T144 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
103346 |
0 |
0 |
T142 |
146832 |
555 |
0 |
0 |
T143 |
593189 |
7949 |
0 |
0 |
T144 |
39783 |
272 |
0 |
0 |
T370 |
120565 |
846 |
0 |
0 |
T371 |
121953 |
694 |
0 |
0 |
T407 |
343104 |
436 |
0 |
0 |
T417 |
50593 |
372 |
0 |
0 |
T418 |
41396 |
335 |
0 |
0 |
T419 |
78358 |
709 |
0 |
0 |
T420 |
105367 |
593 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
263 |
0 |
0 |
T142 |
146832 |
2 |
0 |
0 |
T143 |
593189 |
19 |
0 |
0 |
T144 |
39783 |
1 |
0 |
0 |
T370 |
120565 |
2 |
0 |
0 |
T371 |
121953 |
2 |
0 |
0 |
T407 |
343104 |
1 |
0 |
0 |
T417 |
50593 |
1 |
0 |
0 |
T418 |
41396 |
1 |
0 |
0 |
T419 |
78358 |
2 |
0 |
0 |
T420 |
105367 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T55,T142,T143 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T55,T142,T143 |
1 | 1 | Covered | T55,T142,T143 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T55,T142,T143 |
1 | - | Covered | T55 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T55,T142,T143 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T55,T142,T143 |
1 | 1 | Covered | T55,T142,T143 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T55,T142,T143 |
0 |
0 |
1 |
Covered |
T55,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T55,T142,T143 |
0 |
0 |
1 |
Covered |
T55,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
86268 |
0 |
0 |
T23 |
247093 |
0 |
0 |
0 |
T27 |
48911 |
0 |
0 |
0 |
T55 |
22212 |
916 |
0 |
0 |
T142 |
0 |
573 |
0 |
0 |
T143 |
0 |
3436 |
0 |
0 |
T144 |
0 |
310 |
0 |
0 |
T370 |
0 |
848 |
0 |
0 |
T371 |
0 |
737 |
0 |
0 |
T407 |
0 |
3682 |
0 |
0 |
T417 |
0 |
377 |
0 |
0 |
T418 |
0 |
345 |
0 |
0 |
T419 |
0 |
744 |
0 |
0 |
T422 |
66173 |
0 |
0 |
0 |
T423 |
301852 |
0 |
0 |
0 |
T424 |
87729 |
0 |
0 |
0 |
T425 |
63682 |
0 |
0 |
0 |
T426 |
309459 |
0 |
0 |
0 |
T427 |
20275 |
0 |
0 |
0 |
T428 |
20043 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
223 |
0 |
0 |
T23 |
247093 |
0 |
0 |
0 |
T27 |
48911 |
0 |
0 |
0 |
T55 |
22212 |
2 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T143 |
0 |
8 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T370 |
0 |
2 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T407 |
0 |
9 |
0 |
0 |
T417 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T422 |
66173 |
0 |
0 |
0 |
T423 |
301852 |
0 |
0 |
0 |
T424 |
87729 |
0 |
0 |
0 |
T425 |
63682 |
0 |
0 |
0 |
T426 |
309459 |
0 |
0 |
0 |
T427 |
20275 |
0 |
0 |
0 |
T428 |
20043 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T429 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T142,T143,T144 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
97749 |
0 |
0 |
T142 |
146832 |
682 |
0 |
0 |
T143 |
593189 |
3701 |
0 |
0 |
T144 |
39783 |
354 |
0 |
0 |
T370 |
120565 |
846 |
0 |
0 |
T371 |
121953 |
762 |
0 |
0 |
T407 |
343104 |
3244 |
0 |
0 |
T417 |
50593 |
381 |
0 |
0 |
T418 |
41396 |
313 |
0 |
0 |
T419 |
78358 |
623 |
0 |
0 |
T420 |
105367 |
553 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
249 |
0 |
0 |
T142 |
146832 |
2 |
0 |
0 |
T143 |
593189 |
9 |
0 |
0 |
T144 |
39783 |
1 |
0 |
0 |
T370 |
120565 |
2 |
0 |
0 |
T371 |
121953 |
2 |
0 |
0 |
T407 |
343104 |
8 |
0 |
0 |
T417 |
50593 |
1 |
0 |
0 |
T418 |
41396 |
1 |
0 |
0 |
T419 |
78358 |
2 |
0 |
0 |
T420 |
105367 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T56,T57,T71 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T56,T57,T71 |
1 | 1 | Covered | T56,T57,T71 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T56,T57,T71 |
1 | - | Covered | T56,T57,T71 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T56,T57,T71 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T56,T57,T71 |
1 | 1 | Covered | T56,T57,T71 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T56,T57,T71 |
0 |
0 |
1 |
Covered |
T56,T57,T71 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T56,T57,T71 |
0 |
0 |
1 |
Covered |
T56,T57,T71 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
116757 |
0 |
0 |
T25 |
52069 |
0 |
0 |
0 |
T56 |
131602 |
1424 |
0 |
0 |
T57 |
0 |
1535 |
0 |
0 |
T71 |
0 |
614 |
0 |
0 |
T93 |
0 |
642 |
0 |
0 |
T106 |
0 |
1315 |
0 |
0 |
T142 |
0 |
633 |
0 |
0 |
T232 |
118547 |
0 |
0 |
0 |
T250 |
49246 |
0 |
0 |
0 |
T272 |
65917 |
0 |
0 |
0 |
T273 |
58504 |
0 |
0 |
0 |
T274 |
52341 |
0 |
0 |
0 |
T275 |
23779 |
0 |
0 |
0 |
T276 |
139754 |
0 |
0 |
0 |
T416 |
0 |
761 |
0 |
0 |
T430 |
0 |
741 |
0 |
0 |
T431 |
0 |
624 |
0 |
0 |
T432 |
0 |
737 |
0 |
0 |
T433 |
56991 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
303 |
0 |
0 |
T25 |
52069 |
0 |
0 |
0 |
T56 |
131602 |
4 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T71 |
0 |
2 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T106 |
0 |
4 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T232 |
118547 |
0 |
0 |
0 |
T250 |
49246 |
0 |
0 |
0 |
T272 |
65917 |
0 |
0 |
0 |
T273 |
58504 |
0 |
0 |
0 |
T274 |
52341 |
0 |
0 |
0 |
T275 |
23779 |
0 |
0 |
0 |
T276 |
139754 |
0 |
0 |
0 |
T416 |
0 |
2 |
0 |
0 |
T430 |
0 |
2 |
0 |
0 |
T431 |
0 |
2 |
0 |
0 |
T432 |
0 |
2 |
0 |
0 |
T433 |
56991 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T258,T143 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T142,T143,T144 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
99598 |
0 |
0 |
T142 |
146832 |
594 |
0 |
0 |
T143 |
593189 |
5807 |
0 |
0 |
T144 |
39783 |
258 |
0 |
0 |
T370 |
120565 |
852 |
0 |
0 |
T371 |
121953 |
673 |
0 |
0 |
T407 |
343104 |
5172 |
0 |
0 |
T417 |
50593 |
437 |
0 |
0 |
T418 |
41396 |
308 |
0 |
0 |
T419 |
78358 |
699 |
0 |
0 |
T420 |
105367 |
573 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
254 |
0 |
0 |
T142 |
146832 |
2 |
0 |
0 |
T143 |
593189 |
14 |
0 |
0 |
T144 |
39783 |
1 |
0 |
0 |
T370 |
120565 |
2 |
0 |
0 |
T371 |
121953 |
2 |
0 |
0 |
T407 |
343104 |
13 |
0 |
0 |
T417 |
50593 |
1 |
0 |
0 |
T418 |
41396 |
1 |
0 |
0 |
T419 |
78358 |
2 |
0 |
0 |
T420 |
105367 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T94,T142,T143 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T94,T142,T143 |
1 | 1 | Covered | T94,T142,T143 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T94,T142,T143 |
1 | - | Covered | T94 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T94,T142,T143 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T94,T142,T143 |
1 | 1 | Covered | T94,T142,T143 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T94,T142,T143 |
0 |
0 |
1 |
Covered |
T94,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T94,T142,T143 |
0 |
0 |
1 |
Covered |
T94,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
93908 |
0 |
0 |
T94 |
25987 |
826 |
0 |
0 |
T142 |
0 |
529 |
0 |
0 |
T143 |
0 |
5542 |
0 |
0 |
T144 |
0 |
329 |
0 |
0 |
T362 |
54562 |
0 |
0 |
0 |
T370 |
0 |
901 |
0 |
0 |
T371 |
0 |
714 |
0 |
0 |
T398 |
510031 |
0 |
0 |
0 |
T407 |
0 |
2046 |
0 |
0 |
T417 |
0 |
412 |
0 |
0 |
T418 |
0 |
295 |
0 |
0 |
T419 |
0 |
761 |
0 |
0 |
T434 |
22257 |
0 |
0 |
0 |
T435 |
26796 |
0 |
0 |
0 |
T436 |
24373 |
0 |
0 |
0 |
T437 |
362491 |
0 |
0 |
0 |
T438 |
36896 |
0 |
0 |
0 |
T439 |
120485 |
0 |
0 |
0 |
T440 |
23786 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
242 |
0 |
0 |
T94 |
25987 |
2 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T143 |
0 |
13 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T362 |
54562 |
0 |
0 |
0 |
T370 |
0 |
2 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T398 |
510031 |
0 |
0 |
0 |
T407 |
0 |
5 |
0 |
0 |
T417 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T434 |
22257 |
0 |
0 |
0 |
T435 |
26796 |
0 |
0 |
0 |
T436 |
24373 |
0 |
0 |
0 |
T437 |
362491 |
0 |
0 |
0 |
T438 |
36896 |
0 |
0 |
0 |
T439 |
120485 |
0 |
0 |
0 |
T440 |
23786 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T14,T51,T53 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T51,T53 |
1 | 1 | Covered | T14,T51,T53 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T14,T51,T53 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T14,T51,T53 |
1 | 1 | Covered | T14,T51,T53 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T14,T51,T53 |
0 |
0 |
1 |
Covered |
T14,T51,T53 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T14,T51,T53 |
0 |
0 |
1 |
Covered |
T14,T51,T53 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
108844 |
0 |
0 |
T14 |
39650 |
479 |
0 |
0 |
T26 |
0 |
316 |
0 |
0 |
T51 |
33126 |
888 |
0 |
0 |
T52 |
0 |
467 |
0 |
0 |
T53 |
0 |
689 |
0 |
0 |
T54 |
0 |
936 |
0 |
0 |
T95 |
35232 |
0 |
0 |
0 |
T96 |
19284 |
0 |
0 |
0 |
T97 |
41556 |
0 |
0 |
0 |
T98 |
275552 |
0 |
0 |
0 |
T99 |
265992 |
0 |
0 |
0 |
T100 |
57078 |
0 |
0 |
0 |
T101 |
65009 |
0 |
0 |
0 |
T102 |
20369 |
0 |
0 |
0 |
T107 |
0 |
246 |
0 |
0 |
T142 |
0 |
570 |
0 |
0 |
T143 |
0 |
4617 |
0 |
0 |
T144 |
0 |
314 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
277 |
0 |
0 |
T14 |
39650 |
1 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T51 |
33126 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T95 |
35232 |
0 |
0 |
0 |
T96 |
19284 |
0 |
0 |
0 |
T97 |
41556 |
0 |
0 |
0 |
T98 |
275552 |
0 |
0 |
0 |
T99 |
265992 |
0 |
0 |
0 |
T100 |
57078 |
0 |
0 |
0 |
T101 |
65009 |
0 |
0 |
0 |
T102 |
20369 |
0 |
0 |
0 |
T107 |
0 |
1 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T143 |
0 |
11 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T144 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
106303 |
0 |
0 |
T142 |
146832 |
507 |
0 |
0 |
T143 |
593189 |
4641 |
0 |
0 |
T144 |
39783 |
286 |
0 |
0 |
T370 |
120565 |
811 |
0 |
0 |
T371 |
121953 |
799 |
0 |
0 |
T407 |
343104 |
4829 |
0 |
0 |
T417 |
50593 |
467 |
0 |
0 |
T418 |
41396 |
319 |
0 |
0 |
T419 |
78358 |
777 |
0 |
0 |
T420 |
105367 |
576 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
273 |
0 |
0 |
T142 |
146832 |
2 |
0 |
0 |
T143 |
593189 |
11 |
0 |
0 |
T144 |
39783 |
1 |
0 |
0 |
T370 |
120565 |
2 |
0 |
0 |
T371 |
121953 |
2 |
0 |
0 |
T407 |
343104 |
12 |
0 |
0 |
T417 |
50593 |
1 |
0 |
0 |
T418 |
41396 |
1 |
0 |
0 |
T419 |
78358 |
2 |
0 |
0 |
T420 |
105367 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T441,T143 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
96063 |
0 |
0 |
T142 |
146832 |
672 |
0 |
0 |
T143 |
593189 |
3431 |
0 |
0 |
T144 |
39783 |
332 |
0 |
0 |
T370 |
120565 |
768 |
0 |
0 |
T371 |
121953 |
756 |
0 |
0 |
T407 |
343104 |
1589 |
0 |
0 |
T417 |
50593 |
454 |
0 |
0 |
T418 |
41396 |
292 |
0 |
0 |
T419 |
78358 |
636 |
0 |
0 |
T420 |
105367 |
625 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
248 |
0 |
0 |
T142 |
146832 |
2 |
0 |
0 |
T143 |
593189 |
8 |
0 |
0 |
T144 |
39783 |
1 |
0 |
0 |
T370 |
120565 |
2 |
0 |
0 |
T371 |
121953 |
2 |
0 |
0 |
T407 |
343104 |
4 |
0 |
0 |
T417 |
50593 |
1 |
0 |
0 |
T418 |
41396 |
1 |
0 |
0 |
T419 |
78358 |
2 |
0 |
0 |
T420 |
105367 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T55,T142,T143 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T55,T142,T143 |
1 | 1 | Covered | T55,T142,T143 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T55,T142,T143 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T55,T142,T143 |
1 | 1 | Covered | T55,T142,T143 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T55,T142,T143 |
0 |
0 |
1 |
Covered |
T55,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T55,T142,T143 |
0 |
0 |
1 |
Covered |
T55,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
98801 |
0 |
0 |
T23 |
247093 |
0 |
0 |
0 |
T27 |
48911 |
0 |
0 |
0 |
T55 |
22212 |
373 |
0 |
0 |
T142 |
0 |
649 |
0 |
0 |
T143 |
0 |
4224 |
0 |
0 |
T144 |
0 |
258 |
0 |
0 |
T370 |
0 |
931 |
0 |
0 |
T371 |
0 |
750 |
0 |
0 |
T407 |
0 |
4390 |
0 |
0 |
T417 |
0 |
404 |
0 |
0 |
T418 |
0 |
361 |
0 |
0 |
T419 |
0 |
703 |
0 |
0 |
T422 |
66173 |
0 |
0 |
0 |
T423 |
301852 |
0 |
0 |
0 |
T424 |
87729 |
0 |
0 |
0 |
T425 |
63682 |
0 |
0 |
0 |
T426 |
309459 |
0 |
0 |
0 |
T427 |
20275 |
0 |
0 |
0 |
T428 |
20043 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
252 |
0 |
0 |
T23 |
247093 |
0 |
0 |
0 |
T27 |
48911 |
0 |
0 |
0 |
T55 |
22212 |
1 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T143 |
0 |
10 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T370 |
0 |
2 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T407 |
0 |
11 |
0 |
0 |
T417 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T422 |
66173 |
0 |
0 |
0 |
T423 |
301852 |
0 |
0 |
0 |
T424 |
87729 |
0 |
0 |
0 |
T425 |
63682 |
0 |
0 |
0 |
T426 |
309459 |
0 |
0 |
0 |
T427 |
20275 |
0 |
0 |
0 |
T428 |
20043 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T144 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
93930 |
0 |
0 |
T142 |
146832 |
581 |
0 |
0 |
T143 |
593189 |
2168 |
0 |
0 |
T144 |
39783 |
262 |
0 |
0 |
T370 |
120565 |
924 |
0 |
0 |
T371 |
121953 |
679 |
0 |
0 |
T407 |
343104 |
2409 |
0 |
0 |
T417 |
50593 |
399 |
0 |
0 |
T418 |
41396 |
271 |
0 |
0 |
T419 |
78358 |
727 |
0 |
0 |
T420 |
105367 |
601 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
241 |
0 |
0 |
T142 |
146832 |
2 |
0 |
0 |
T143 |
593189 |
5 |
0 |
0 |
T144 |
39783 |
1 |
0 |
0 |
T370 |
120565 |
2 |
0 |
0 |
T371 |
121953 |
2 |
0 |
0 |
T407 |
343104 |
6 |
0 |
0 |
T417 |
50593 |
1 |
0 |
0 |
T418 |
41396 |
1 |
0 |
0 |
T419 |
78358 |
2 |
0 |
0 |
T420 |
105367 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T56,T57,T71 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T56,T57,T71 |
1 | 1 | Covered | T56,T57,T71 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T56,T57,T71 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T56,T57,T71 |
1 | 1 | Covered | T56,T57,T71 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T56,T57,T71 |
0 |
0 |
1 |
Covered |
T56,T57,T71 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T56,T57,T71 |
0 |
0 |
1 |
Covered |
T56,T57,T71 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
99779 |
0 |
0 |
T25 |
52069 |
0 |
0 |
0 |
T56 |
131602 |
556 |
0 |
0 |
T57 |
0 |
665 |
0 |
0 |
T71 |
0 |
359 |
0 |
0 |
T93 |
0 |
266 |
0 |
0 |
T106 |
0 |
565 |
0 |
0 |
T142 |
0 |
697 |
0 |
0 |
T232 |
118547 |
0 |
0 |
0 |
T250 |
49246 |
0 |
0 |
0 |
T272 |
65917 |
0 |
0 |
0 |
T273 |
58504 |
0 |
0 |
0 |
T274 |
52341 |
0 |
0 |
0 |
T275 |
23779 |
0 |
0 |
0 |
T276 |
139754 |
0 |
0 |
0 |
T416 |
0 |
387 |
0 |
0 |
T430 |
0 |
367 |
0 |
0 |
T431 |
0 |
249 |
0 |
0 |
T432 |
0 |
363 |
0 |
0 |
T433 |
56991 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
256 |
0 |
0 |
T25 |
52069 |
0 |
0 |
0 |
T56 |
131602 |
2 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T232 |
118547 |
0 |
0 |
0 |
T250 |
49246 |
0 |
0 |
0 |
T272 |
65917 |
0 |
0 |
0 |
T273 |
58504 |
0 |
0 |
0 |
T274 |
52341 |
0 |
0 |
0 |
T275 |
23779 |
0 |
0 |
0 |
T276 |
139754 |
0 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T430 |
0 |
1 |
0 |
0 |
T431 |
0 |
1 |
0 |
0 |
T432 |
0 |
1 |
0 |
0 |
T433 |
56991 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T144 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
109803 |
0 |
0 |
T142 |
146832 |
505 |
0 |
0 |
T143 |
593189 |
5837 |
0 |
0 |
T144 |
39783 |
261 |
0 |
0 |
T370 |
120565 |
817 |
0 |
0 |
T371 |
121953 |
714 |
0 |
0 |
T407 |
343104 |
3700 |
0 |
0 |
T417 |
50593 |
458 |
0 |
0 |
T418 |
41396 |
276 |
0 |
0 |
T419 |
78358 |
707 |
0 |
0 |
T420 |
105367 |
600 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
279 |
0 |
0 |
T142 |
146832 |
2 |
0 |
0 |
T143 |
593189 |
14 |
0 |
0 |
T144 |
39783 |
1 |
0 |
0 |
T370 |
120565 |
2 |
0 |
0 |
T371 |
121953 |
2 |
0 |
0 |
T407 |
343104 |
9 |
0 |
0 |
T417 |
50593 |
1 |
0 |
0 |
T418 |
41396 |
1 |
0 |
0 |
T419 |
78358 |
2 |
0 |
0 |
T420 |
105367 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T94,T142,T143 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T94,T142,T143 |
1 | 1 | Covered | T94,T142,T143 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T94,T142,T143 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T94,T142,T143 |
1 | 1 | Covered | T94,T142,T143 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T94,T142,T143 |
0 |
0 |
1 |
Covered |
T94,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T94,T142,T143 |
0 |
0 |
1 |
Covered |
T94,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
100290 |
0 |
0 |
T94 |
25987 |
281 |
0 |
0 |
T142 |
0 |
587 |
0 |
0 |
T143 |
0 |
4664 |
0 |
0 |
T144 |
0 |
261 |
0 |
0 |
T362 |
54562 |
0 |
0 |
0 |
T370 |
0 |
911 |
0 |
0 |
T371 |
0 |
735 |
0 |
0 |
T398 |
510031 |
0 |
0 |
0 |
T407 |
0 |
1588 |
0 |
0 |
T417 |
0 |
460 |
0 |
0 |
T418 |
0 |
293 |
0 |
0 |
T419 |
0 |
798 |
0 |
0 |
T434 |
22257 |
0 |
0 |
0 |
T435 |
26796 |
0 |
0 |
0 |
T436 |
24373 |
0 |
0 |
0 |
T437 |
362491 |
0 |
0 |
0 |
T438 |
36896 |
0 |
0 |
0 |
T439 |
120485 |
0 |
0 |
0 |
T440 |
23786 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
256 |
0 |
0 |
T94 |
25987 |
1 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T143 |
0 |
11 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T362 |
54562 |
0 |
0 |
0 |
T370 |
0 |
2 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T398 |
510031 |
0 |
0 |
0 |
T407 |
0 |
4 |
0 |
0 |
T417 |
0 |
1 |
0 |
0 |
T418 |
0 |
1 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
T434 |
22257 |
0 |
0 |
0 |
T435 |
26796 |
0 |
0 |
0 |
T436 |
24373 |
0 |
0 |
0 |
T437 |
362491 |
0 |
0 |
0 |
T438 |
36896 |
0 |
0 |
0 |
T439 |
120485 |
0 |
0 |
0 |
T440 |
23786 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T144 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T142,T143,T144 |
1 | 1 | Covered | T142,T143,T144 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T142,T143,T144 |
0 |
0 |
1 |
Covered |
T142,T143,T144 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
99426 |
0 |
0 |
T142 |
146832 |
556 |
0 |
0 |
T143 |
593189 |
6233 |
0 |
0 |
T144 |
39783 |
341 |
0 |
0 |
T370 |
120565 |
773 |
0 |
0 |
T371 |
121953 |
685 |
0 |
0 |
T407 |
343104 |
3735 |
0 |
0 |
T417 |
50593 |
464 |
0 |
0 |
T418 |
41396 |
327 |
0 |
0 |
T419 |
78358 |
747 |
0 |
0 |
T420 |
105367 |
715 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
254 |
0 |
0 |
T142 |
146832 |
2 |
0 |
0 |
T143 |
593189 |
15 |
0 |
0 |
T144 |
39783 |
1 |
0 |
0 |
T370 |
120565 |
2 |
0 |
0 |
T371 |
121953 |
2 |
0 |
0 |
T407 |
343104 |
9 |
0 |
0 |
T417 |
50593 |
1 |
0 |
0 |
T418 |
41396 |
1 |
0 |
0 |
T419 |
78358 |
2 |
0 |
0 |
T420 |
105367 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T103,T104,T105 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T103,T104,T105 |
1 | 1 | Covered | T103,T104,T105 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T103,T104,T105 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T103,T104,T105 |
1 | 1 | Covered | T103,T104,T105 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T103,T104,T105 |
0 |
0 |
1 |
Covered |
T103,T104,T105 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T103,T104,T105 |
0 |
0 |
1 |
Covered |
T103,T104,T105 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
94520 |
0 |
0 |
T24 |
409159 |
0 |
0 |
0 |
T103 |
39583 |
466 |
0 |
0 |
T104 |
0 |
359 |
0 |
0 |
T105 |
0 |
271 |
0 |
0 |
T142 |
0 |
545 |
0 |
0 |
T143 |
0 |
3359 |
0 |
0 |
T144 |
0 |
303 |
0 |
0 |
T200 |
956774 |
0 |
0 |
0 |
T203 |
14245 |
0 |
0 |
0 |
T333 |
55425 |
0 |
0 |
0 |
T338 |
283978 |
0 |
0 |
0 |
T370 |
0 |
811 |
0 |
0 |
T371 |
0 |
773 |
0 |
0 |
T407 |
0 |
2084 |
0 |
0 |
T417 |
0 |
427 |
0 |
0 |
T442 |
144716 |
0 |
0 |
0 |
T443 |
60724 |
0 |
0 |
0 |
T444 |
400707 |
0 |
0 |
0 |
T445 |
26878 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825482 |
1600362 |
0 |
0 |
T1 |
421 |
247 |
0 |
0 |
T2 |
787 |
616 |
0 |
0 |
T3 |
2383 |
2150 |
0 |
0 |
T4 |
891 |
717 |
0 |
0 |
T5 |
680 |
506 |
0 |
0 |
T6 |
1689 |
1210 |
0 |
0 |
T7 |
8853 |
8558 |
0 |
0 |
T44 |
2901 |
2728 |
0 |
0 |
T81 |
457 |
283 |
0 |
0 |
T82 |
440 |
267 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
243 |
0 |
0 |
T24 |
409159 |
0 |
0 |
0 |
T103 |
39583 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T143 |
0 |
8 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T200 |
956774 |
0 |
0 |
0 |
T203 |
14245 |
0 |
0 |
0 |
T333 |
55425 |
0 |
0 |
0 |
T338 |
283978 |
0 |
0 |
0 |
T370 |
0 |
2 |
0 |
0 |
T371 |
0 |
2 |
0 |
0 |
T407 |
0 |
5 |
0 |
0 |
T417 |
0 |
1 |
0 |
0 |
T442 |
144716 |
0 |
0 |
0 |
T443 |
60724 |
0 |
0 |
0 |
T444 |
400707 |
0 |
0 |
0 |
T445 |
26878 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153220068 |
152401742 |
0 |
0 |
T1 |
23158 |
22646 |
0 |
0 |
T2 |
49752 |
49423 |
0 |
0 |
T3 |
252147 |
251365 |
0 |
0 |
T4 |
84651 |
83919 |
0 |
0 |
T5 |
56502 |
55567 |
0 |
0 |
T6 |
100957 |
97960 |
0 |
0 |
T7 |
993609 |
991619 |
0 |
0 |
T44 |
324098 |
323530 |
0 |
0 |
T81 |
22577 |
22165 |
0 |
0 |
T82 |
26811 |
26312 |
0 |
0 |