Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T10,T58,T13 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T58,T35 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T10,T58,T13 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
27233 |
26711 |
0 |
0 |
|
selKnown1 |
136522 |
135101 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27233 |
26711 |
0 |
0 |
| T2 |
19 |
18 |
0 |
0 |
| T7 |
6 |
5 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T13 |
19 |
18 |
0 |
0 |
| T14 |
191 |
190 |
0 |
0 |
| T30 |
2 |
6 |
0 |
0 |
| T31 |
5 |
4 |
0 |
0 |
| T32 |
5 |
4 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T52 |
16 |
15 |
0 |
0 |
| T68 |
0 |
2 |
0 |
0 |
| T69 |
1 |
0 |
0 |
0 |
| T74 |
9 |
8 |
0 |
0 |
| T75 |
14 |
13 |
0 |
0 |
| T76 |
89 |
88 |
0 |
0 |
| T123 |
1 |
0 |
0 |
0 |
| T170 |
0 |
3 |
0 |
0 |
| T181 |
0 |
2 |
0 |
0 |
| T195 |
5 |
4 |
0 |
0 |
| T196 |
5 |
4 |
0 |
0 |
| T197 |
10 |
9 |
0 |
0 |
| T198 |
7 |
6 |
0 |
0 |
| T199 |
7 |
6 |
0 |
0 |
| T200 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
136522 |
135101 |
0 |
0 |
| T7 |
6 |
5 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T30 |
22 |
43 |
0 |
0 |
| T31 |
11 |
24 |
0 |
0 |
| T32 |
18 |
31 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
2 |
1 |
0 |
0 |
| T35 |
545 |
544 |
0 |
0 |
| T36 |
10 |
21 |
0 |
0 |
| T70 |
0 |
1 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
| T119 |
1 |
0 |
0 |
0 |
| T126 |
0 |
11 |
0 |
0 |
| T158 |
0 |
2 |
0 |
0 |
| T174 |
0 |
10 |
0 |
0 |
| T186 |
1 |
0 |
0 |
0 |
| T195 |
16 |
15 |
0 |
0 |
| T196 |
15 |
14 |
0 |
0 |
| T197 |
11 |
10 |
0 |
0 |
| T198 |
5 |
4 |
0 |
0 |
| T199 |
17 |
16 |
0 |
0 |
| T200 |
11 |
10 |
0 |
0 |
| T201 |
0 |
1 |
0 |
0 |
| T202 |
1 |
0 |
0 |
0 |
| T203 |
1 |
0 |
0 |
0 |
| T204 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T7,T8 |
| 0 | 1 | Covered | T2,T7,T8 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T7,T8 |
| 1 | 1 | Covered | T2,T7,T8 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
812 |
681 |
0 |
0 |
| T2 |
19 |
18 |
0 |
0 |
| T7 |
6 |
5 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T52 |
16 |
15 |
0 |
0 |
| T68 |
0 |
2 |
0 |
0 |
| T69 |
1 |
0 |
0 |
0 |
| T74 |
9 |
8 |
0 |
0 |
| T75 |
14 |
13 |
0 |
0 |
| T76 |
89 |
88 |
0 |
0 |
| T123 |
1 |
0 |
0 |
0 |
| T170 |
0 |
3 |
0 |
0 |
| T181 |
0 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1779 |
761 |
0 |
0 |
| T7 |
6 |
5 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
2 |
1 |
0 |
0 |
| T70 |
0 |
1 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
| T119 |
1 |
0 |
0 |
0 |
| T126 |
0 |
11 |
0 |
0 |
| T158 |
0 |
2 |
0 |
0 |
| T174 |
0 |
10 |
0 |
0 |
| T186 |
1 |
0 |
0 |
0 |
| T201 |
0 |
1 |
0 |
0 |
| T202 |
1 |
0 |
0 |
0 |
| T203 |
1 |
0 |
0 |
0 |
| T204 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T45,T205 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T35,T13,T14 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T14,T45,T205 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3857 |
3837 |
0 |
0 |
|
selKnown1 |
3515 |
3493 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3857 |
3837 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
19 |
18 |
0 |
0 |
| T14 |
191 |
190 |
0 |
0 |
| T15 |
19 |
18 |
0 |
0 |
| T30 |
0 |
5 |
0 |
0 |
| T45 |
1026 |
1025 |
0 |
0 |
| T205 |
126 |
125 |
0 |
0 |
| T206 |
19 |
18 |
0 |
0 |
| T207 |
1026 |
1025 |
0 |
0 |
| T208 |
1026 |
1025 |
0 |
0 |
| T209 |
270 |
269 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3515 |
3493 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T30 |
0 |
22 |
0 |
0 |
| T31 |
0 |
14 |
0 |
0 |
| T32 |
0 |
14 |
0 |
0 |
| T35 |
545 |
544 |
0 |
0 |
| T36 |
0 |
12 |
0 |
0 |
| T37 |
545 |
544 |
0 |
0 |
| T38 |
545 |
544 |
0 |
0 |
| T45 |
576 |
575 |
0 |
0 |
| T205 |
1 |
0 |
0 |
0 |
| T206 |
1 |
0 |
0 |
0 |
| T207 |
576 |
575 |
0 |
0 |
| T208 |
0 |
575 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T10,T12,T30 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T35,T37,T45 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T10,T12,T30 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
52 |
40 |
0 |
0 |
| T30 |
2 |
1 |
0 |
0 |
| T31 |
5 |
4 |
0 |
0 |
| T32 |
5 |
4 |
0 |
0 |
| T195 |
5 |
4 |
0 |
0 |
| T196 |
5 |
4 |
0 |
0 |
| T197 |
10 |
9 |
0 |
0 |
| T198 |
7 |
6 |
0 |
0 |
| T199 |
7 |
6 |
0 |
0 |
| T200 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
142 |
126 |
0 |
0 |
| T30 |
22 |
21 |
0 |
0 |
| T31 |
11 |
10 |
0 |
0 |
| T32 |
18 |
17 |
0 |
0 |
| T36 |
10 |
9 |
0 |
0 |
| T195 |
16 |
15 |
0 |
0 |
| T196 |
15 |
14 |
0 |
0 |
| T197 |
11 |
10 |
0 |
0 |
| T198 |
5 |
4 |
0 |
0 |
| T199 |
17 |
16 |
0 |
0 |
| T200 |
11 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T45,T205 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T35,T37 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T14,T45,T205 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3837 |
3816 |
0 |
0 |
|
selKnown1 |
183 |
166 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3837 |
3816 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T13 |
19 |
18 |
0 |
0 |
| T14 |
187 |
186 |
0 |
0 |
| T15 |
19 |
18 |
0 |
0 |
| T30 |
0 |
5 |
0 |
0 |
| T45 |
1026 |
1025 |
0 |
0 |
| T205 |
125 |
124 |
0 |
0 |
| T206 |
19 |
18 |
0 |
0 |
| T207 |
1026 |
1025 |
0 |
0 |
| T208 |
1026 |
1025 |
0 |
0 |
| T209 |
258 |
257 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
183 |
166 |
0 |
0 |
| T30 |
22 |
21 |
0 |
0 |
| T31 |
8 |
7 |
0 |
0 |
| T32 |
23 |
22 |
0 |
0 |
| T35 |
2 |
1 |
0 |
0 |
| T36 |
23 |
22 |
0 |
0 |
| T37 |
2 |
1 |
0 |
0 |
| T38 |
2 |
1 |
0 |
0 |
| T45 |
2 |
1 |
0 |
0 |
| T207 |
2 |
1 |
0 |
0 |
| T208 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T11,T12,T30 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T35,T37 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T11,T12,T30 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
57 |
45 |
0 |
0 |
| T31 |
8 |
7 |
0 |
0 |
| T32 |
2 |
1 |
0 |
0 |
| T36 |
7 |
6 |
0 |
0 |
| T195 |
9 |
8 |
0 |
0 |
| T196 |
2 |
1 |
0 |
0 |
| T197 |
2 |
1 |
0 |
0 |
| T198 |
7 |
6 |
0 |
0 |
| T199 |
11 |
10 |
0 |
0 |
| T200 |
6 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152 |
133 |
0 |
0 |
| T30 |
18 |
17 |
0 |
0 |
| T31 |
9 |
8 |
0 |
0 |
| T32 |
24 |
23 |
0 |
0 |
| T36 |
12 |
11 |
0 |
0 |
| T195 |
19 |
18 |
0 |
0 |
| T196 |
18 |
17 |
0 |
0 |
| T197 |
8 |
7 |
0 |
0 |
| T198 |
8 |
7 |
0 |
0 |
| T199 |
24 |
23 |
0 |
0 |
| T200 |
3 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T13,T14 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T45,T11,T207 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T58,T13,T14 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
4212 |
4189 |
0 |
0 |
|
selKnown1 |
510 |
496 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4212 |
4189 |
0 |
0 |
| T14 |
344 |
343 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T30 |
0 |
6 |
0 |
0 |
| T31 |
0 |
21 |
0 |
0 |
| T32 |
0 |
9 |
0 |
0 |
| T36 |
0 |
16 |
0 |
0 |
| T45 |
1025 |
1024 |
0 |
0 |
| T59 |
1 |
0 |
0 |
0 |
| T62 |
1 |
0 |
0 |
0 |
| T205 |
255 |
254 |
0 |
0 |
| T206 |
1 |
0 |
0 |
0 |
| T207 |
1025 |
1024 |
0 |
0 |
| T208 |
1025 |
1024 |
0 |
0 |
| T209 |
393 |
392 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
510 |
496 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T30 |
28 |
27 |
0 |
0 |
| T31 |
8 |
7 |
0 |
0 |
| T32 |
28 |
27 |
0 |
0 |
| T36 |
18 |
17 |
0 |
0 |
| T45 |
117 |
116 |
0 |
0 |
| T195 |
18 |
17 |
0 |
0 |
| T196 |
12 |
11 |
0 |
0 |
| T197 |
0 |
10 |
0 |
0 |
| T207 |
117 |
116 |
0 |
0 |
| T208 |
117 |
116 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T10,T58,T14 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T45,T11 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T10,T58,T14 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
76 |
55 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T14 |
3 |
2 |
0 |
0 |
| T31 |
9 |
8 |
0 |
0 |
| T32 |
0 |
2 |
0 |
0 |
| T36 |
0 |
7 |
0 |
0 |
| T45 |
1 |
0 |
0 |
0 |
| T59 |
1 |
0 |
0 |
0 |
| T62 |
1 |
0 |
0 |
0 |
| T195 |
0 |
3 |
0 |
0 |
| T196 |
0 |
2 |
0 |
0 |
| T197 |
0 |
9 |
0 |
0 |
| T198 |
0 |
5 |
0 |
0 |
| T205 |
3 |
2 |
0 |
0 |
| T207 |
1 |
0 |
0 |
0 |
| T208 |
1 |
0 |
0 |
0 |
| T209 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125 |
109 |
0 |
0 |
| T30 |
14 |
13 |
0 |
0 |
| T31 |
10 |
9 |
0 |
0 |
| T32 |
26 |
25 |
0 |
0 |
| T36 |
11 |
10 |
0 |
0 |
| T195 |
15 |
14 |
0 |
0 |
| T196 |
11 |
10 |
0 |
0 |
| T197 |
6 |
5 |
0 |
0 |
| T198 |
6 |
5 |
0 |
0 |
| T199 |
16 |
15 |
0 |
0 |
| T200 |
4 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T13,T14 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T35,T37 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T58,T13,T14 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
4188 |
4166 |
0 |
0 |
|
selKnown1 |
580 |
565 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4188 |
4166 |
0 |
0 |
| T14 |
340 |
339 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T30 |
0 |
4 |
0 |
0 |
| T31 |
0 |
20 |
0 |
0 |
| T32 |
0 |
9 |
0 |
0 |
| T36 |
0 |
11 |
0 |
0 |
| T45 |
1026 |
1025 |
0 |
0 |
| T59 |
1 |
0 |
0 |
0 |
| T62 |
1 |
0 |
0 |
0 |
| T205 |
254 |
253 |
0 |
0 |
| T206 |
1 |
0 |
0 |
0 |
| T207 |
1026 |
1025 |
0 |
0 |
| T208 |
1026 |
1025 |
0 |
0 |
| T209 |
382 |
381 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
580 |
565 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T30 |
22 |
21 |
0 |
0 |
| T31 |
9 |
8 |
0 |
0 |
| T32 |
14 |
13 |
0 |
0 |
| T35 |
139 |
138 |
0 |
0 |
| T36 |
12 |
11 |
0 |
0 |
| T37 |
143 |
142 |
0 |
0 |
| T38 |
146 |
145 |
0 |
0 |
| T195 |
20 |
19 |
0 |
0 |
| T196 |
21 |
20 |
0 |
0 |
| T197 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T14,T59 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T35,T37 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T58,T14,T59 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
84 |
64 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T14 |
3 |
2 |
0 |
0 |
| T30 |
4 |
3 |
0 |
0 |
| T31 |
0 |
7 |
0 |
0 |
| T32 |
0 |
1 |
0 |
0 |
| T36 |
0 |
8 |
0 |
0 |
| T45 |
1 |
0 |
0 |
0 |
| T59 |
1 |
0 |
0 |
0 |
| T62 |
1 |
0 |
0 |
0 |
| T195 |
0 |
5 |
0 |
0 |
| T196 |
0 |
8 |
0 |
0 |
| T197 |
0 |
7 |
0 |
0 |
| T205 |
3 |
2 |
0 |
0 |
| T207 |
1 |
0 |
0 |
0 |
| T208 |
1 |
0 |
0 |
0 |
| T209 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
133 |
115 |
0 |
0 |
| T30 |
21 |
20 |
0 |
0 |
| T31 |
9 |
8 |
0 |
0 |
| T32 |
13 |
12 |
0 |
0 |
| T36 |
11 |
10 |
0 |
0 |
| T195 |
23 |
22 |
0 |
0 |
| T196 |
10 |
9 |
0 |
0 |
| T197 |
6 |
5 |
0 |
0 |
| T198 |
5 |
4 |
0 |
0 |
| T199 |
20 |
19 |
0 |
0 |
| T200 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T8,T10,T35 |
| 0 | 1 | Covered | T10,T35,T37 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T35,T13,T14 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T8,T10,T35 |
| 1 | 1 | Covered | T10,T35,T37 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3522 |
3497 |
0 |
0 |
|
selKnown1 |
3683 |
3653 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3522 |
3497 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T30 |
0 |
16 |
0 |
0 |
| T31 |
0 |
10 |
0 |
0 |
| T32 |
0 |
14 |
0 |
0 |
| T35 |
546 |
545 |
0 |
0 |
| T36 |
0 |
12 |
0 |
0 |
| T37 |
546 |
545 |
0 |
0 |
| T38 |
546 |
545 |
0 |
0 |
| T45 |
576 |
575 |
0 |
0 |
| T53 |
1 |
0 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T207 |
576 |
575 |
0 |
0 |
| T208 |
0 |
575 |
0 |
0 |
| T210 |
1 |
0 |
0 |
0 |
| T211 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3683 |
3653 |
0 |
0 |
| T14 |
155 |
154 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T30 |
0 |
11 |
0 |
0 |
| T31 |
0 |
15 |
0 |
0 |
| T32 |
0 |
5 |
0 |
0 |
| T36 |
0 |
13 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T45 |
1025 |
1024 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T205 |
89 |
88 |
0 |
0 |
| T206 |
1 |
0 |
0 |
0 |
| T207 |
0 |
1024 |
0 |
0 |
| T208 |
0 |
1024 |
0 |
0 |
| T209 |
0 |
232 |
0 |
0 |
| T210 |
1 |
0 |
0 |
0 |
| T211 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T8,T10,T35 |
| 0 | 1 | Covered | T10,T35,T37 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T35,T13,T14 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T8,T10,T35 |
| 1 | 1 | Covered | T10,T35,T37 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3521 |
3496 |
0 |
0 |
|
selKnown1 |
3681 |
3651 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3521 |
3496 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T30 |
0 |
16 |
0 |
0 |
| T31 |
0 |
9 |
0 |
0 |
| T32 |
0 |
15 |
0 |
0 |
| T35 |
546 |
545 |
0 |
0 |
| T36 |
0 |
12 |
0 |
0 |
| T37 |
546 |
545 |
0 |
0 |
| T38 |
546 |
545 |
0 |
0 |
| T45 |
576 |
575 |
0 |
0 |
| T53 |
1 |
0 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T207 |
576 |
575 |
0 |
0 |
| T208 |
0 |
575 |
0 |
0 |
| T210 |
1 |
0 |
0 |
0 |
| T211 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3681 |
3651 |
0 |
0 |
| T14 |
155 |
154 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T30 |
0 |
12 |
0 |
0 |
| T31 |
0 |
12 |
0 |
0 |
| T32 |
0 |
5 |
0 |
0 |
| T36 |
0 |
12 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T45 |
1025 |
1024 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T205 |
89 |
88 |
0 |
0 |
| T206 |
1 |
0 |
0 |
0 |
| T207 |
0 |
1024 |
0 |
0 |
| T208 |
0 |
1024 |
0 |
0 |
| T209 |
0 |
232 |
0 |
0 |
| T210 |
1 |
0 |
0 |
0 |
| T211 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T8,T35,T53 |
| 0 | 1 | Covered | T10,T35,T13 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T35,T13 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T8,T35,T53 |
| 1 | 1 | Covered | T10,T35,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
192 |
163 |
0 |
0 |
|
selKnown1 |
3675 |
3644 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
192 |
163 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T30 |
0 |
17 |
0 |
0 |
| T31 |
0 |
14 |
0 |
0 |
| T32 |
0 |
17 |
0 |
0 |
| T35 |
2 |
1 |
0 |
0 |
| T36 |
0 |
14 |
0 |
0 |
| T37 |
2 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T45 |
2 |
1 |
0 |
0 |
| T53 |
1 |
0 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T207 |
0 |
1 |
0 |
0 |
| T208 |
0 |
1 |
0 |
0 |
| T210 |
1 |
0 |
0 |
0 |
| T211 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3675 |
3644 |
0 |
0 |
| T14 |
151 |
150 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
0 |
14 |
0 |
0 |
| T32 |
0 |
4 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T45 |
1026 |
1025 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T205 |
88 |
87 |
0 |
0 |
| T206 |
1 |
0 |
0 |
0 |
| T207 |
0 |
1025 |
0 |
0 |
| T208 |
0 |
1025 |
0 |
0 |
| T209 |
0 |
221 |
0 |
0 |
| T210 |
1 |
0 |
0 |
0 |
| T211 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T8,T35,T53 |
| 0 | 1 | Covered | T10,T35,T13 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T35,T13 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T8,T35,T53 |
| 1 | 1 | Covered | T10,T35,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
189 |
160 |
0 |
0 |
|
selKnown1 |
3668 |
3637 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
189 |
160 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T30 |
0 |
19 |
0 |
0 |
| T31 |
0 |
13 |
0 |
0 |
| T32 |
0 |
14 |
0 |
0 |
| T35 |
2 |
1 |
0 |
0 |
| T36 |
0 |
14 |
0 |
0 |
| T37 |
2 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T45 |
2 |
1 |
0 |
0 |
| T53 |
1 |
0 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T207 |
0 |
1 |
0 |
0 |
| T208 |
0 |
1 |
0 |
0 |
| T210 |
1 |
0 |
0 |
0 |
| T211 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3668 |
3637 |
0 |
0 |
| T14 |
151 |
150 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
0 |
12 |
0 |
0 |
| T32 |
0 |
5 |
0 |
0 |
| T36 |
0 |
8 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T45 |
1026 |
1025 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T205 |
88 |
87 |
0 |
0 |
| T206 |
1 |
0 |
0 |
0 |
| T207 |
0 |
1025 |
0 |
0 |
| T208 |
0 |
1025 |
0 |
0 |
| T209 |
0 |
221 |
0 |
0 |
| T210 |
1 |
0 |
0 |
0 |
| T211 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T8,T10,T58 |
| 0 | 1 | Covered | T45,T11,T207 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T58,T14,T59 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T8,T10,T58 |
| 1 | 1 | Covered | T45,T11,T207 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
552 |
532 |
0 |
0 |
|
selKnown1 |
28684 |
28648 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
552 |
532 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T30 |
29 |
28 |
0 |
0 |
| T31 |
16 |
15 |
0 |
0 |
| T32 |
28 |
27 |
0 |
0 |
| T36 |
25 |
24 |
0 |
0 |
| T45 |
117 |
116 |
0 |
0 |
| T150 |
1 |
0 |
0 |
0 |
| T195 |
0 |
12 |
0 |
0 |
| T196 |
0 |
16 |
0 |
0 |
| T197 |
0 |
21 |
0 |
0 |
| T207 |
117 |
116 |
0 |
0 |
| T208 |
117 |
116 |
0 |
0 |
| T211 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28684 |
28648 |
0 |
0 |
| T13 |
18 |
17 |
0 |
0 |
| T14 |
377 |
376 |
0 |
0 |
| T42 |
20 |
19 |
0 |
0 |
| T43 |
20 |
19 |
0 |
0 |
| T58 |
2 |
1 |
0 |
0 |
| T90 |
2032 |
2031 |
0 |
0 |
| T91 |
4715 |
4714 |
0 |
0 |
| T109 |
1996 |
1995 |
0 |
0 |
| T156 |
1675 |
1674 |
0 |
0 |
| T212 |
4727 |
4726 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T8,T10,T58 |
| 0 | 1 | Covered | T45,T11,T207 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T58,T14,T59 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T8,T10,T58 |
| 1 | 1 | Covered | T45,T11,T207 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
566 |
546 |
0 |
0 |
|
selKnown1 |
28685 |
28649 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
566 |
546 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T30 |
28 |
27 |
0 |
0 |
| T31 |
15 |
14 |
0 |
0 |
| T32 |
28 |
27 |
0 |
0 |
| T36 |
28 |
27 |
0 |
0 |
| T45 |
117 |
116 |
0 |
0 |
| T150 |
1 |
0 |
0 |
0 |
| T195 |
0 |
14 |
0 |
0 |
| T196 |
0 |
17 |
0 |
0 |
| T197 |
0 |
26 |
0 |
0 |
| T207 |
117 |
116 |
0 |
0 |
| T208 |
117 |
116 |
0 |
0 |
| T211 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28685 |
28649 |
0 |
0 |
| T13 |
18 |
17 |
0 |
0 |
| T14 |
377 |
376 |
0 |
0 |
| T42 |
20 |
19 |
0 |
0 |
| T43 |
20 |
19 |
0 |
0 |
| T58 |
2 |
1 |
0 |
0 |
| T90 |
2032 |
2031 |
0 |
0 |
| T91 |
4715 |
4714 |
0 |
0 |
| T109 |
1996 |
1995 |
0 |
0 |
| T156 |
1675 |
1674 |
0 |
0 |
| T212 |
4727 |
4726 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T8,T213,T35 |
| 0 | 1 | Covered | T213,T10,T35 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T58,T14 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T8,T213,T35 |
| 1 | 1 | Covered | T213,T10,T35 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
758 |
712 |
0 |
0 |
|
selKnown1 |
28665 |
28629 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
758 |
712 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T21 |
2 |
1 |
0 |
0 |
| T23 |
0 |
7 |
0 |
0 |
| T35 |
133 |
132 |
0 |
0 |
| T37 |
0 |
138 |
0 |
0 |
| T53 |
1 |
0 |
0 |
0 |
| T213 |
2 |
1 |
0 |
0 |
| T214 |
2 |
1 |
0 |
0 |
| T215 |
2 |
1 |
0 |
0 |
| T216 |
39 |
38 |
0 |
0 |
| T217 |
0 |
1 |
0 |
0 |
| T218 |
0 |
7 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28665 |
28629 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T13 |
18 |
17 |
0 |
0 |
| T14 |
373 |
372 |
0 |
0 |
| T42 |
20 |
19 |
0 |
0 |
| T43 |
20 |
19 |
0 |
0 |
| T58 |
2 |
1 |
0 |
0 |
| T90 |
2032 |
2031 |
0 |
0 |
| T91 |
4715 |
4714 |
0 |
0 |
| T109 |
1996 |
1995 |
0 |
0 |
| T212 |
4727 |
4726 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T8,T213,T35 |
| 0 | 1 | Covered | T213,T10,T35 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T58,T14 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T8,T213,T35 |
| 1 | 1 | Covered | T213,T10,T35 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
758 |
712 |
0 |
0 |
|
selKnown1 |
28662 |
28626 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
758 |
712 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T21 |
2 |
1 |
0 |
0 |
| T23 |
0 |
7 |
0 |
0 |
| T35 |
133 |
132 |
0 |
0 |
| T37 |
0 |
138 |
0 |
0 |
| T53 |
1 |
0 |
0 |
0 |
| T213 |
2 |
1 |
0 |
0 |
| T214 |
2 |
1 |
0 |
0 |
| T215 |
2 |
1 |
0 |
0 |
| T216 |
39 |
38 |
0 |
0 |
| T217 |
0 |
1 |
0 |
0 |
| T218 |
0 |
7 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28662 |
28626 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T13 |
18 |
17 |
0 |
0 |
| T14 |
373 |
372 |
0 |
0 |
| T42 |
20 |
19 |
0 |
0 |
| T43 |
20 |
19 |
0 |
0 |
| T58 |
2 |
1 |
0 |
0 |
| T90 |
2032 |
2031 |
0 |
0 |
| T91 |
4715 |
4714 |
0 |
0 |
| T109 |
1996 |
1995 |
0 |
0 |
| T212 |
4727 |
4726 |
0 |
0 |