Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T17,T18,T15 |
| 1 | 0 | Covered | T17,T18,T15 |
| 1 | 1 | Covered | T17,T18,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T17,T18,T15 |
| 1 | 0 | Covered | T17,T18,T15 |
| 1 | 1 | Covered | T17,T18,T15 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
17255 |
0 |
0 |
| T12 |
62253 |
0 |
0 |
0 |
| T15 |
21338 |
2 |
0 |
0 |
| T17 |
4919 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T19 |
0 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T51 |
0 |
7 |
0 |
0 |
| T52 |
245736 |
4 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
6 |
0 |
0 |
| T55 |
0 |
7 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
4 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T101 |
2234 |
0 |
0 |
0 |
| T102 |
677 |
0 |
0 |
0 |
| T103 |
1137 |
0 |
0 |
0 |
| T104 |
726 |
0 |
0 |
0 |
| T105 |
553 |
0 |
0 |
0 |
| T106 |
267 |
0 |
0 |
0 |
| T107 |
605 |
0 |
0 |
0 |
| T108 |
527 |
0 |
0 |
0 |
| T109 |
696 |
0 |
0 |
0 |
| T121 |
11582 |
0 |
0 |
0 |
| T123 |
45417 |
0 |
0 |
0 |
| T150 |
0 |
6 |
0 |
0 |
| T151 |
0 |
6 |
0 |
0 |
| T185 |
208853 |
0 |
0 |
0 |
| T234 |
58330 |
0 |
0 |
0 |
| T280 |
47246 |
0 |
0 |
0 |
| T281 |
65213 |
0 |
0 |
0 |
| T316 |
53669 |
0 |
0 |
0 |
| T398 |
0 |
19 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T402 |
0 |
1 |
0 |
0 |
| T404 |
0 |
2 |
0 |
0 |
| T405 |
0 |
2 |
0 |
0 |
| T429 |
29926 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
17269 |
0 |
0 |
| T12 |
62253 |
0 |
0 |
0 |
| T15 |
21338 |
3 |
0 |
0 |
| T17 |
172620 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T19 |
0 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T51 |
0 |
7 |
0 |
0 |
| T52 |
2356 |
4 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
7 |
0 |
0 |
| T55 |
0 |
4 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
4 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T101 |
229576 |
0 |
0 |
0 |
| T102 |
54490 |
0 |
0 |
0 |
| T103 |
106285 |
0 |
0 |
0 |
| T104 |
58257 |
0 |
0 |
0 |
| T105 |
37171 |
0 |
0 |
0 |
| T106 |
11349 |
0 |
0 |
0 |
| T107 |
39999 |
0 |
0 |
0 |
| T108 |
23178 |
0 |
0 |
0 |
| T109 |
56856 |
0 |
0 |
0 |
| T121 |
11582 |
0 |
0 |
0 |
| T123 |
45417 |
0 |
0 |
0 |
| T150 |
0 |
6 |
0 |
0 |
| T151 |
0 |
6 |
0 |
0 |
| T185 |
208853 |
0 |
0 |
0 |
| T234 |
58330 |
0 |
0 |
0 |
| T280 |
47246 |
0 |
0 |
0 |
| T281 |
65213 |
0 |
0 |
0 |
| T316 |
53669 |
0 |
0 |
0 |
| T398 |
0 |
19 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T402 |
0 |
1 |
0 |
0 |
| T404 |
0 |
2 |
0 |
0 |
| T405 |
0 |
2 |
0 |
0 |
| T429 |
29926 |
0 |
0 |
0 |