Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
35572 |
35041 |
0 |
0 |
selKnown1 |
158418 |
157003 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35572 |
35041 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T11 |
880 |
879 |
0 |
0 |
T14 |
32 |
31 |
0 |
0 |
T16 |
0 |
32 |
0 |
0 |
T29 |
5 |
22 |
0 |
0 |
T30 |
5 |
4 |
0 |
0 |
T31 |
4 |
3 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T45 |
43 |
42 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T58 |
16 |
15 |
0 |
0 |
T63 |
10 |
9 |
0 |
0 |
T66 |
42 |
41 |
0 |
0 |
T67 |
59 |
58 |
0 |
0 |
T121 |
1 |
0 |
0 |
0 |
T202 |
4 |
3 |
0 |
0 |
T203 |
2 |
1 |
0 |
0 |
T204 |
2 |
1 |
0 |
0 |
T205 |
8 |
7 |
0 |
0 |
T206 |
10 |
9 |
0 |
0 |
T207 |
7 |
6 |
0 |
0 |
T208 |
12 |
11 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158418 |
157003 |
0 |
0 |
T2 |
3 |
2 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
5 |
4 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T13 |
576 |
575 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T29 |
38 |
36 |
0 |
0 |
T30 |
5 |
8 |
0 |
0 |
T31 |
6 |
6 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
T161 |
0 |
1 |
0 |
0 |
T187 |
0 |
1 |
0 |
0 |
T191 |
0 |
1 |
0 |
0 |
T202 |
25 |
47 |
0 |
0 |
T203 |
7 |
12 |
0 |
0 |
T204 |
17 |
16 |
0 |
0 |
T205 |
23 |
22 |
0 |
0 |
T206 |
3 |
2 |
0 |
0 |
T207 |
16 |
15 |
0 |
0 |
T208 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T46,T44 |
0 | 1 | Covered | T7,T46,T44 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T7,T46,T44 |
1 | 1 | Covered | T7,T46,T44 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
942 |
812 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T14 |
32 |
31 |
0 |
0 |
T16 |
0 |
32 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T45 |
43 |
42 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T58 |
16 |
15 |
0 |
0 |
T63 |
10 |
9 |
0 |
0 |
T66 |
42 |
41 |
0 |
0 |
T67 |
59 |
58 |
0 |
0 |
T121 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1775 |
761 |
0 |
0 |
T2 |
3 |
2 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
5 |
4 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
T161 |
0 |
1 |
0 |
0 |
T187 |
0 |
1 |
0 |
0 |
T191 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
6243 |
6223 |
0 |
0 |
selKnown1 |
2953 |
2932 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6243 |
6223 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
880 |
879 |
0 |
0 |
T12 |
68 |
67 |
0 |
0 |
T13 |
1026 |
1025 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
T209 |
222 |
221 |
0 |
0 |
T210 |
236 |
235 |
0 |
0 |
T211 |
1026 |
1025 |
0 |
0 |
T212 |
1026 |
1025 |
0 |
0 |
T213 |
921 |
920 |
0 |
0 |
T214 |
687 |
686 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2953 |
2932 |
0 |
0 |
T13 |
576 |
575 |
0 |
0 |
T29 |
18 |
17 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
545 |
544 |
0 |
0 |
T34 |
545 |
544 |
0 |
0 |
T202 |
0 |
23 |
0 |
0 |
T203 |
0 |
6 |
0 |
0 |
T209 |
1 |
0 |
0 |
0 |
T210 |
1 |
0 |
0 |
0 |
T211 |
576 |
575 |
0 |
0 |
T212 |
576 |
575 |
0 |
0 |
T213 |
1 |
0 |
0 |
0 |
T214 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T9,T29 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T33,T211 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T9,T29 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
61 |
49 |
0 |
0 |
T29 |
5 |
4 |
0 |
0 |
T30 |
5 |
4 |
0 |
0 |
T31 |
4 |
3 |
0 |
0 |
T202 |
4 |
3 |
0 |
0 |
T203 |
2 |
1 |
0 |
0 |
T204 |
2 |
1 |
0 |
0 |
T205 |
8 |
7 |
0 |
0 |
T206 |
10 |
9 |
0 |
0 |
T207 |
7 |
6 |
0 |
0 |
T208 |
12 |
11 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135 |
119 |
0 |
0 |
T29 |
20 |
19 |
0 |
0 |
T30 |
5 |
4 |
0 |
0 |
T31 |
6 |
5 |
0 |
0 |
T202 |
25 |
24 |
0 |
0 |
T203 |
7 |
6 |
0 |
0 |
T204 |
17 |
16 |
0 |
0 |
T205 |
23 |
22 |
0 |
0 |
T206 |
3 |
2 |
0 |
0 |
T207 |
16 |
15 |
0 |
0 |
T208 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T32,T33 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
6222 |
6202 |
0 |
0 |
selKnown1 |
171 |
155 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6222 |
6202 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
889 |
888 |
0 |
0 |
T12 |
68 |
67 |
0 |
0 |
T13 |
1026 |
1025 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T209 |
213 |
212 |
0 |
0 |
T210 |
237 |
236 |
0 |
0 |
T211 |
1026 |
1025 |
0 |
0 |
T212 |
1026 |
1025 |
0 |
0 |
T213 |
905 |
904 |
0 |
0 |
T214 |
700 |
699 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
171 |
155 |
0 |
0 |
T13 |
2 |
1 |
0 |
0 |
T29 |
23 |
22 |
0 |
0 |
T30 |
8 |
7 |
0 |
0 |
T31 |
9 |
8 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T34 |
2 |
1 |
0 |
0 |
T202 |
18 |
17 |
0 |
0 |
T203 |
0 |
9 |
0 |
0 |
T211 |
2 |
1 |
0 |
0 |
T212 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T29,T30 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T33,T211 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T29,T30 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
71 |
60 |
0 |
0 |
T29 |
6 |
5 |
0 |
0 |
T30 |
6 |
5 |
0 |
0 |
T31 |
9 |
8 |
0 |
0 |
T202 |
11 |
10 |
0 |
0 |
T203 |
7 |
6 |
0 |
0 |
T204 |
2 |
1 |
0 |
0 |
T205 |
4 |
3 |
0 |
0 |
T206 |
6 |
5 |
0 |
0 |
T207 |
7 |
6 |
0 |
0 |
T208 |
12 |
11 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136 |
121 |
0 |
0 |
T29 |
22 |
21 |
0 |
0 |
T30 |
5 |
4 |
0 |
0 |
T31 |
9 |
8 |
0 |
0 |
T202 |
16 |
15 |
0 |
0 |
T203 |
11 |
10 |
0 |
0 |
T204 |
14 |
13 |
0 |
0 |
T205 |
22 |
21 |
0 |
0 |
T206 |
10 |
9 |
0 |
0 |
T207 |
13 |
12 |
0 |
0 |
T208 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T8,T211 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
6590 |
6567 |
0 |
0 |
selKnown1 |
487 |
472 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6590 |
6567 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
863 |
862 |
0 |
0 |
T12 |
181 |
180 |
0 |
0 |
T13 |
1025 |
1024 |
0 |
0 |
T29 |
0 |
17 |
0 |
0 |
T51 |
1 |
0 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T209 |
387 |
386 |
0 |
0 |
T210 |
364 |
363 |
0 |
0 |
T211 |
1025 |
1024 |
0 |
0 |
T212 |
0 |
1024 |
0 |
0 |
T213 |
0 |
904 |
0 |
0 |
T214 |
0 |
670 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487 |
472 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T13 |
117 |
116 |
0 |
0 |
T29 |
11 |
10 |
0 |
0 |
T30 |
9 |
8 |
0 |
0 |
T31 |
5 |
4 |
0 |
0 |
T202 |
22 |
21 |
0 |
0 |
T203 |
9 |
8 |
0 |
0 |
T204 |
0 |
22 |
0 |
0 |
T205 |
0 |
22 |
0 |
0 |
T211 |
117 |
116 |
0 |
0 |
T212 |
117 |
116 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T8,T211 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
82 |
59 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
3 |
2 |
0 |
0 |
T12 |
3 |
2 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T51 |
1 |
0 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T202 |
0 |
11 |
0 |
0 |
T209 |
3 |
2 |
0 |
0 |
T210 |
3 |
2 |
0 |
0 |
T211 |
1 |
0 |
0 |
0 |
T213 |
0 |
2 |
0 |
0 |
T214 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126 |
111 |
0 |
0 |
T29 |
13 |
12 |
0 |
0 |
T30 |
5 |
4 |
0 |
0 |
T31 |
5 |
4 |
0 |
0 |
T202 |
22 |
21 |
0 |
0 |
T203 |
8 |
7 |
0 |
0 |
T204 |
17 |
16 |
0 |
0 |
T205 |
18 |
17 |
0 |
0 |
T206 |
6 |
5 |
0 |
0 |
T207 |
19 |
18 |
0 |
0 |
T208 |
8 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T33,T9,T34 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
6598 |
6575 |
0 |
0 |
selKnown1 |
374 |
360 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6598 |
6575 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T11 |
873 |
872 |
0 |
0 |
T12 |
181 |
180 |
0 |
0 |
T13 |
1026 |
1025 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T51 |
1 |
0 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T209 |
378 |
377 |
0 |
0 |
T210 |
366 |
365 |
0 |
0 |
T211 |
1026 |
1025 |
0 |
0 |
T212 |
0 |
1025 |
0 |
0 |
T213 |
0 |
888 |
0 |
0 |
T214 |
0 |
682 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
374 |
360 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T29 |
19 |
18 |
0 |
0 |
T30 |
9 |
8 |
0 |
0 |
T31 |
8 |
7 |
0 |
0 |
T33 |
115 |
114 |
0 |
0 |
T34 |
126 |
125 |
0 |
0 |
T202 |
20 |
19 |
0 |
0 |
T203 |
9 |
8 |
0 |
0 |
T204 |
16 |
15 |
0 |
0 |
T205 |
0 |
24 |
0 |
0 |
T206 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T33,T211 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
77 |
54 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T11 |
3 |
2 |
0 |
0 |
T12 |
3 |
2 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T51 |
1 |
0 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T202 |
0 |
3 |
0 |
0 |
T209 |
3 |
2 |
0 |
0 |
T210 |
3 |
2 |
0 |
0 |
T211 |
1 |
0 |
0 |
0 |
T213 |
0 |
2 |
0 |
0 |
T214 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123 |
106 |
0 |
0 |
T29 |
22 |
21 |
0 |
0 |
T30 |
4 |
3 |
0 |
0 |
T31 |
5 |
4 |
0 |
0 |
T202 |
25 |
24 |
0 |
0 |
T203 |
6 |
5 |
0 |
0 |
T204 |
13 |
12 |
0 |
0 |
T205 |
17 |
16 |
0 |
0 |
T206 |
4 |
3 |
0 |
0 |
T207 |
13 |
12 |
0 |
0 |
T208 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T52,T13,T75 |
0 | 1 | Covered | T13,T32,T8 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52,T13,T75 |
1 | 1 | Covered | T13,T32,T8 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3027 |
3003 |
0 |
0 |
selKnown1 |
6062 |
6032 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3027 |
3003 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T13 |
576 |
575 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T30 |
0 |
12 |
0 |
0 |
T31 |
0 |
15 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
546 |
545 |
0 |
0 |
T34 |
0 |
545 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T202 |
0 |
29 |
0 |
0 |
T203 |
0 |
20 |
0 |
0 |
T211 |
576 |
575 |
0 |
0 |
T212 |
576 |
575 |
0 |
0 |
T215 |
1 |
0 |
0 |
0 |
T216 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6062 |
6032 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
863 |
862 |
0 |
0 |
T12 |
32 |
31 |
0 |
0 |
T13 |
1025 |
1024 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T209 |
184 |
183 |
0 |
0 |
T210 |
198 |
197 |
0 |
0 |
T211 |
0 |
1024 |
0 |
0 |
T212 |
0 |
1024 |
0 |
0 |
T213 |
0 |
904 |
0 |
0 |
T214 |
0 |
670 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T52,T13,T75 |
0 | 1 | Covered | T13,T32,T8 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52,T13,T75 |
1 | 1 | Covered | T13,T32,T8 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3022 |
2998 |
0 |
0 |
selKnown1 |
6062 |
6032 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3022 |
2998 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T13 |
576 |
575 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T30 |
0 |
12 |
0 |
0 |
T31 |
0 |
15 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
546 |
545 |
0 |
0 |
T34 |
0 |
545 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T202 |
0 |
29 |
0 |
0 |
T203 |
0 |
19 |
0 |
0 |
T211 |
576 |
575 |
0 |
0 |
T212 |
576 |
575 |
0 |
0 |
T215 |
1 |
0 |
0 |
0 |
T216 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6062 |
6032 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
863 |
862 |
0 |
0 |
T12 |
32 |
31 |
0 |
0 |
T13 |
1025 |
1024 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T209 |
184 |
183 |
0 |
0 |
T210 |
198 |
197 |
0 |
0 |
T211 |
0 |
1024 |
0 |
0 |
T212 |
0 |
1024 |
0 |
0 |
T213 |
0 |
904 |
0 |
0 |
T214 |
0 |
670 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T52,T13,T75 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52,T13,T75 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
241 |
210 |
0 |
0 |
selKnown1 |
6057 |
6026 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
241 |
210 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T13 |
2 |
1 |
0 |
0 |
T29 |
0 |
31 |
0 |
0 |
T30 |
0 |
19 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T202 |
0 |
19 |
0 |
0 |
T203 |
0 |
8 |
0 |
0 |
T209 |
1 |
0 |
0 |
0 |
T210 |
1 |
0 |
0 |
0 |
T211 |
2 |
1 |
0 |
0 |
T212 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6057 |
6026 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
873 |
872 |
0 |
0 |
T12 |
32 |
31 |
0 |
0 |
T13 |
1026 |
1025 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T209 |
175 |
174 |
0 |
0 |
T210 |
200 |
199 |
0 |
0 |
T211 |
0 |
1025 |
0 |
0 |
T212 |
0 |
1025 |
0 |
0 |
T213 |
0 |
888 |
0 |
0 |
T214 |
0 |
682 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T52,T13,T75 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52,T13,T75 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
232 |
201 |
0 |
0 |
selKnown1 |
6054 |
6023 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
232 |
201 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T13 |
2 |
1 |
0 |
0 |
T29 |
0 |
31 |
0 |
0 |
T30 |
0 |
18 |
0 |
0 |
T31 |
0 |
10 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T202 |
0 |
17 |
0 |
0 |
T203 |
0 |
8 |
0 |
0 |
T209 |
1 |
0 |
0 |
0 |
T210 |
1 |
0 |
0 |
0 |
T211 |
2 |
1 |
0 |
0 |
T212 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6054 |
6023 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
873 |
872 |
0 |
0 |
T12 |
32 |
31 |
0 |
0 |
T13 |
1026 |
1025 |
0 |
0 |
T29 |
0 |
8 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T209 |
175 |
174 |
0 |
0 |
T210 |
200 |
199 |
0 |
0 |
T211 |
0 |
1025 |
0 |
0 |
T212 |
0 |
1025 |
0 |
0 |
T213 |
0 |
888 |
0 |
0 |
T214 |
0 |
682 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T52,T13,T75 |
0 | 1 | Covered | T13,T8,T211 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52,T13,T75 |
1 | 1 | Covered | T13,T8,T211 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
533 |
511 |
0 |
0 |
selKnown1 |
31973 |
31935 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
533 |
511 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T13 |
117 |
116 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T202 |
0 |
29 |
0 |
0 |
T203 |
0 |
12 |
0 |
0 |
T204 |
0 |
14 |
0 |
0 |
T205 |
0 |
28 |
0 |
0 |
T211 |
117 |
116 |
0 |
0 |
T212 |
117 |
116 |
0 |
0 |
T215 |
1 |
0 |
0 |
0 |
T216 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31973 |
31935 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
879 |
878 |
0 |
0 |
T12 |
215 |
214 |
0 |
0 |
T13 |
1025 |
1024 |
0 |
0 |
T51 |
2 |
1 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T85 |
2356 |
2355 |
0 |
0 |
T159 |
1417 |
1416 |
0 |
0 |
T209 |
420 |
419 |
0 |
0 |
T210 |
0 |
398 |
0 |
0 |
T217 |
4720 |
4719 |
0 |
0 |
T218 |
0 |
4736 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T52,T13,T75 |
0 | 1 | Covered | T13,T8,T211 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52,T13,T75 |
1 | 1 | Covered | T13,T8,T211 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
532 |
510 |
0 |
0 |
selKnown1 |
31974 |
31936 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
532 |
510 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T13 |
117 |
116 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T202 |
0 |
29 |
0 |
0 |
T203 |
0 |
12 |
0 |
0 |
T204 |
0 |
14 |
0 |
0 |
T205 |
0 |
27 |
0 |
0 |
T211 |
117 |
116 |
0 |
0 |
T212 |
117 |
116 |
0 |
0 |
T215 |
1 |
0 |
0 |
0 |
T216 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31974 |
31936 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
879 |
878 |
0 |
0 |
T12 |
215 |
214 |
0 |
0 |
T13 |
1025 |
1024 |
0 |
0 |
T51 |
2 |
1 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T85 |
2356 |
2355 |
0 |
0 |
T159 |
1417 |
1416 |
0 |
0 |
T209 |
420 |
419 |
0 |
0 |
T210 |
0 |
398 |
0 |
0 |
T217 |
4720 |
4719 |
0 |
0 |
T218 |
0 |
4736 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T21,T219,T220 |
0 | 1 | Covered | T21,T11,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T21,T219,T220 |
1 | 1 | Covered | T21,T11,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
549 |
503 |
0 |
0 |
selKnown1 |
31979 |
31942 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549 |
503 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
2 |
1 |
0 |
0 |
T21 |
8 |
7 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
0 |
111 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T219 |
2 |
1 |
0 |
0 |
T220 |
31 |
30 |
0 |
0 |
T221 |
2 |
1 |
0 |
0 |
T222 |
0 |
31 |
0 |
0 |
T223 |
0 |
1 |
0 |
0 |
T224 |
0 |
32 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31979 |
31942 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T11 |
888 |
887 |
0 |
0 |
T12 |
215 |
214 |
0 |
0 |
T13 |
1025 |
1024 |
0 |
0 |
T51 |
2 |
1 |
0 |
0 |
T85 |
2356 |
2355 |
0 |
0 |
T159 |
1417 |
1416 |
0 |
0 |
T209 |
411 |
410 |
0 |
0 |
T210 |
400 |
399 |
0 |
0 |
T217 |
4720 |
4719 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T21,T219,T220 |
0 | 1 | Covered | T21,T11,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T21,T219,T220 |
1 | 1 | Covered | T21,T11,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
550 |
504 |
0 |
0 |
selKnown1 |
31977 |
31940 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
550 |
504 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
2 |
1 |
0 |
0 |
T21 |
8 |
7 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
0 |
111 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T219 |
2 |
1 |
0 |
0 |
T220 |
31 |
30 |
0 |
0 |
T221 |
2 |
1 |
0 |
0 |
T222 |
0 |
31 |
0 |
0 |
T223 |
0 |
1 |
0 |
0 |
T224 |
0 |
32 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31977 |
31940 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T11 |
888 |
887 |
0 |
0 |
T12 |
215 |
214 |
0 |
0 |
T13 |
1025 |
1024 |
0 |
0 |
T51 |
2 |
1 |
0 |
0 |
T85 |
2356 |
2355 |
0 |
0 |
T159 |
1417 |
1416 |
0 |
0 |
T209 |
411 |
410 |
0 |
0 |
T210 |
400 |
399 |
0 |
0 |
T217 |
4720 |
4719 |
0 |
0 |