Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T15,T52,T110 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T17,T15,T52 |
| 1 | 1 | Covered | T15,T52,T110 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T17,T18,T15 |
| 1 | 0 | Covered | T17,T15,T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T15,T52,T110 |
| 1 | 1 | Covered | T17,T15,T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T17,T18,T15 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T15,T52,T51 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T17,T18,T15 |
| 1 | 1 | Covered | T17,T18,T15 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T17,T18,T15 |
| 1 | - | Covered | T17,T18,T15 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T17,T18,T15 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T17,T18,T15 |
| 1 | 1 | Covered | T17,T18,T15 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T17,T18,T15 |
| 0 |
0 |
1 |
Covered |
T17,T18,T15 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T17,T18,T15 |
| 0 |
0 |
1 |
Covered |
T17,T18,T15 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
3492179 |
0 |
0 |
| T12 |
61447 |
0 |
0 |
0 |
| T15 |
20978 |
651 |
0 |
0 |
| T17 |
172620 |
742 |
0 |
0 |
| T18 |
0 |
741 |
0 |
0 |
| T19 |
0 |
793 |
0 |
0 |
| T50 |
0 |
421 |
0 |
0 |
| T51 |
0 |
1643 |
0 |
0 |
| T52 |
245736 |
1029 |
0 |
0 |
| T53 |
0 |
449 |
0 |
0 |
| T54 |
0 |
1784 |
0 |
0 |
| T55 |
0 |
786 |
0 |
0 |
| T97 |
0 |
727 |
0 |
0 |
| T98 |
0 |
787 |
0 |
0 |
| T99 |
0 |
1262 |
0 |
0 |
| T100 |
0 |
245 |
0 |
0 |
| T101 |
229576 |
0 |
0 |
0 |
| T102 |
54490 |
0 |
0 |
0 |
| T103 |
106285 |
0 |
0 |
0 |
| T104 |
58257 |
0 |
0 |
0 |
| T105 |
37171 |
0 |
0 |
0 |
| T106 |
11349 |
0 |
0 |
0 |
| T107 |
39999 |
0 |
0 |
0 |
| T108 |
23178 |
0 |
0 |
0 |
| T109 |
56856 |
0 |
0 |
0 |
| T121 |
11254 |
0 |
0 |
0 |
| T123 |
44837 |
0 |
0 |
0 |
| T150 |
0 |
1747 |
0 |
0 |
| T151 |
0 |
1390 |
0 |
0 |
| T185 |
204821 |
0 |
0 |
0 |
| T234 |
57623 |
0 |
0 |
0 |
| T280 |
46336 |
0 |
0 |
0 |
| T281 |
64373 |
0 |
0 |
0 |
| T316 |
52986 |
0 |
0 |
0 |
| T398 |
0 |
6051 |
0 |
0 |
| T399 |
0 |
754 |
0 |
0 |
| T402 |
0 |
385 |
0 |
0 |
| T404 |
0 |
769 |
0 |
0 |
| T405 |
0 |
801 |
0 |
0 |
| T429 |
29396 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
48848650 |
43211800 |
0 |
0 |
| T1 |
15525 |
11250 |
0 |
0 |
| T2 |
31100 |
25125 |
0 |
0 |
| T3 |
40700 |
36350 |
0 |
0 |
| T4 |
11100 |
6825 |
0 |
0 |
| T5 |
49300 |
44900 |
0 |
0 |
| T6 |
69600 |
63725 |
0 |
0 |
| T7 |
50200 |
38200 |
0 |
0 |
| T21 |
16850 |
12525 |
0 |
0 |
| T86 |
13900 |
9550 |
0 |
0 |
| T87 |
30000 |
25650 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
8824 |
0 |
0 |
| T12 |
61447 |
0 |
0 |
0 |
| T15 |
20978 |
2 |
0 |
0 |
| T17 |
172620 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T19 |
0 |
2 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T52 |
245736 |
3 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
5 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
0 |
4 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T101 |
229576 |
0 |
0 |
0 |
| T102 |
54490 |
0 |
0 |
0 |
| T103 |
106285 |
0 |
0 |
0 |
| T104 |
58257 |
0 |
0 |
0 |
| T105 |
37171 |
0 |
0 |
0 |
| T106 |
11349 |
0 |
0 |
0 |
| T107 |
39999 |
0 |
0 |
0 |
| T108 |
23178 |
0 |
0 |
0 |
| T109 |
56856 |
0 |
0 |
0 |
| T121 |
11254 |
0 |
0 |
0 |
| T123 |
44837 |
0 |
0 |
0 |
| T150 |
0 |
4 |
0 |
0 |
| T151 |
0 |
4 |
0 |
0 |
| T185 |
204821 |
0 |
0 |
0 |
| T234 |
57623 |
0 |
0 |
0 |
| T280 |
46336 |
0 |
0 |
0 |
| T281 |
64373 |
0 |
0 |
0 |
| T316 |
52986 |
0 |
0 |
0 |
| T398 |
0 |
15 |
0 |
0 |
| T399 |
0 |
2 |
0 |
0 |
| T402 |
0 |
1 |
0 |
0 |
| T404 |
0 |
2 |
0 |
0 |
| T405 |
0 |
2 |
0 |
0 |
| T429 |
29396 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
1209050 |
1197025 |
0 |
0 |
| T2 |
1496150 |
1460050 |
0 |
0 |
| T3 |
4312850 |
4295575 |
0 |
0 |
| T4 |
631400 |
620575 |
0 |
0 |
| T5 |
4059150 |
4042500 |
0 |
0 |
| T6 |
7152800 |
7140175 |
0 |
0 |
| T7 |
2791375 |
2726950 |
0 |
0 |
| T21 |
949275 |
943375 |
0 |
0 |
| T86 |
1081400 |
1059300 |
0 |
0 |
| T87 |
3070200 |
3050100 |
0 |
0 |