Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_clkmgr_aon 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_clkmgr_aon

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : clkmgr
TotalCoveredPercent
Totals 110 110 100.00
Total Bits 612 612 100.00
Total Bits 0->1 306 306 100.00
Total Bits 1->0 306 306 100.00

Ports 110 110 100.00
Port Bits 612 612 100.00
Port Bits 0->1 306 306 100.00
Port Bits 1->0 306 306 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T3,T4,T28 Yes T1,T2,T3 INPUT
rst_shadowed_ni Yes Yes T3,T4,T28 Yes T1,T2,T3 INPUT
clk_main_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_main_ni Yes Yes T3,T4,T28 Yes T1,T2,T3 INPUT
clk_io_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_io_ni Yes Yes T3,T4,T28 Yes T1,T2,T3 INPUT
clk_usb_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_usb_ni Yes Yes T3,T4,T28 Yes T1,T2,T3 INPUT
clk_aon_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_aon_ni Yes Yes T3,T4,T28 Yes T1,T2,T3 INPUT
rst_io_div2_ni Yes Yes T3,T4,T28 Yes T1,T2,T3 INPUT
rst_io_div4_ni Yes Yes T3,T4,T28 Yes T1,T2,T3 INPUT
rst_root_ni Yes Yes T3,T5,T6 Yes T1,T2,T3 INPUT
rst_root_main_ni Yes Yes T3,T5,T6 Yes T1,T2,T3 INPUT
rst_root_io_ni Yes Yes T3,T5,T6 Yes T1,T2,T3 INPUT
rst_root_io_div2_ni Yes Yes T3,T5,T6 Yes T1,T2,T3 INPUT
rst_root_io_div4_ni Yes Yes T3,T5,T6 Yes T1,T2,T3 INPUT
rst_root_usb_ni Yes Yes T3,T5,T6 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T1,T47,T145 Yes T1,T47,T145 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T1,T47,T145 Yes T1,T47,T145 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T85,*T86,*T87 Yes T85,T86,T87 INPUT
tl_i.a_address[16:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[21:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[22] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:23] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T75,*T76,*T77 Yes T75,T76,T77 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T85,T86,T87 Yes T85,T86,T87 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T75,T88,T51 Yes T75,T88,T51 INPUT
tl_i.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_o.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_o.d_error Yes Yes T85,T87,T124 Yes T85,T87,T124 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T1,T47,T145 Yes T1,T47,T145 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T1,T3,T4 Yes T1,T2,T3 OUTPUT
tl_o.d_data[31:0] Yes Yes T1,T3,T4 Yes T1,T2,T3 OUTPUT
tl_o.d_sink Yes Yes T85,T87,T124 Yes T85,T86,T87 OUTPUT
tl_o.d_source[5:0] Yes Yes *T85,*T87,*T124 Yes T149,T151,T760 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T85,T87,T124 Yes T85,T87,T124 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T1,*T47,*T145 Yes T1,T47,T145 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T65,T89,T90 Yes T65,T89,T90 INPUT
alert_rx_i[0].ping_n Yes Yes T89,T90,T91 Yes T89,T90,T91 INPUT
alert_rx_i[0].ping_p Yes Yes T89,T90,T91 Yes T89,T90,T91 INPUT
alert_rx_i[1].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[1].ack_p Yes Yes T65,T761,T89 Yes T65,T761,T89 INPUT
alert_rx_i[1].ping_n Yes Yes T89,T258,T90 Yes T89,T258,T90 INPUT
alert_rx_i[1].ping_p Yes Yes T89,T258,T90 Yes T89,T258,T90 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T65,T89,T90 Yes T65,T89,T90 OUTPUT
alert_tx_o[1].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[1].alert_p Yes Yes T65,T761,T89 Yes T65,T761,T89 OUTPUT
pwr_i.usb_ip_clk_en Yes Yes T2,T3,T4 Yes T1,T2,T3 INPUT
pwr_i.io_ip_clk_en Yes Yes T2,T3,T4 Yes T1,T2,T3 INPUT
pwr_i.main_ip_clk_en Yes Yes T2,T3,T4 Yes T1,T2,T3 INPUT
pwr_o.usb_status Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
pwr_o.io_status Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
pwr_o.main_status Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
scanmode_i[3:0] Unreachable Unreachable Unreachable INPUT
lc_hw_debug_en_i[3:0] Yes Yes T3,T4,T28 Yes T1,T2,T3 INPUT
lc_clk_byp_req_i[3:0] Yes Yes T44,T45,T46 Yes T44,T45,T46 INPUT
lc_clk_byp_ack_o[3:0] Yes Yes T44,T45,T46 Yes T44,T45,T46 OUTPUT
io_clk_byp_req_o[3:0] Yes Yes T44,T45,T46 Yes T44,T45,T46 OUTPUT
io_clk_byp_ack_i[3:0] Yes Yes T44,T45,T46 Yes T44,T45,T46 INPUT
all_clk_byp_req_o[3:0] Yes Yes T47,T48,T118 Yes T47,T48,T119 OUTPUT
all_clk_byp_ack_i[3:0] Yes Yes T47,T48,T118 Yes T47,T48,T119 INPUT
hi_speed_sel_o[3:0] Yes Yes T3,T4,T28 Yes T1,T2,T3 OUTPUT
calib_rdy_i[3:0] Yes Yes T1,T2,T3 Yes T3,T4,T28 INPUT
jitter_en_o[3:0] Yes Yes T115,T116,T117 Yes T116,T110,T113 OUTPUT
div_step_down_req_i[3:0] Yes Yes T47,T48,T44 Yes T47,T48,T44 INPUT
cg_en_o.usb_peri[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.io_peri[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.io_div2_peri[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.io_div4_peri[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.io_div4_timers[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.main_secure[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.io_div4_secure[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.io_div2_infra[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.io_infra[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.usb_infra[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.main_infra[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.io_div4_infra[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.main_otbn[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.main_kmac[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.main_hmac[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.main_aes[3:0] Yes Yes T2,T3,T4 Yes T1,T2,T3 OUTPUT
cg_en_o.aon_timers[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.aon_peri[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.aon_secure[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.io_div2_powerup[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.usb_powerup[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.io_powerup[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.main_powerup[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.aon_powerup[3:0] Unreachable Unreachable Unreachable OUTPUT
cg_en_o.io_div4_powerup[3:0] Unreachable Unreachable Unreachable OUTPUT
clocks_o.clk_usb_peri Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_peri Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div2_peri Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div4_peri Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div4_timers Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_main_secure Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div4_secure Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div2_infra Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_infra Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_usb_infra Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_main_infra Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div4_infra Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_main_otbn Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_main_kmac Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_main_hmac Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_main_aes Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_aon_timers Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_aon_peri Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_aon_secure Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div2_powerup Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_usb_powerup Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_powerup Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_main_powerup Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_aon_powerup Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
clocks_o.clk_io_div4_powerup Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%