Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T10,T11,T12 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T11,T29 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T10,T11,T12 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
30433 |
29910 |
0 |
0 |
|
selKnown1 |
147469 |
146058 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
30433 |
29910 |
0 |
0 |
| T10 |
763 |
762 |
0 |
0 |
| T11 |
195 |
194 |
0 |
0 |
| T12 |
19 |
18 |
0 |
0 |
| T13 |
33 |
32 |
0 |
0 |
| T22 |
0 |
3 |
0 |
0 |
| T25 |
7 |
5 |
0 |
0 |
| T26 |
2 |
1 |
0 |
0 |
| T27 |
7 |
6 |
0 |
0 |
| T44 |
3 |
2 |
0 |
0 |
| T45 |
16 |
15 |
0 |
0 |
| T46 |
3 |
2 |
0 |
0 |
| T48 |
1 |
0 |
0 |
0 |
| T75 |
2 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T119 |
1 |
0 |
0 |
0 |
| T162 |
1 |
0 |
0 |
0 |
| T170 |
0 |
1 |
0 |
0 |
| T183 |
6 |
5 |
0 |
0 |
| T184 |
0 |
2 |
0 |
0 |
| T185 |
3 |
2 |
0 |
0 |
| T186 |
5 |
4 |
0 |
0 |
| T187 |
6 |
5 |
0 |
0 |
| T188 |
5 |
4 |
0 |
0 |
| T189 |
3 |
2 |
0 |
0 |
| T190 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
147469 |
146058 |
0 |
0 |
| T3 |
3 |
2 |
0 |
0 |
| T4 |
2 |
1 |
0 |
0 |
| T5 |
0 |
1 |
0 |
0 |
| T25 |
22 |
48 |
0 |
0 |
| T26 |
19 |
42 |
0 |
0 |
| T27 |
5 |
9 |
0 |
0 |
| T28 |
2 |
1 |
0 |
0 |
| T29 |
545 |
544 |
0 |
0 |
| T42 |
1 |
0 |
0 |
0 |
| T47 |
1 |
0 |
0 |
0 |
| T70 |
2 |
1 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
| T94 |
1 |
0 |
0 |
0 |
| T95 |
1 |
0 |
0 |
0 |
| T96 |
3 |
2 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T125 |
0 |
1 |
0 |
0 |
| T152 |
0 |
4 |
0 |
0 |
| T185 |
16 |
15 |
0 |
0 |
| T186 |
24 |
23 |
0 |
0 |
| T187 |
4 |
3 |
0 |
0 |
| T188 |
9 |
8 |
0 |
0 |
| T189 |
17 |
16 |
0 |
0 |
| T191 |
13 |
29 |
0 |
0 |
| T192 |
15 |
14 |
0 |
0 |
| T193 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T47,T13,T48 |
| 0 | 1 | Covered | T47,T13,T48 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T47,T13,T48 |
| 1 | 1 | Covered | T47,T13,T48 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
652 |
526 |
0 |
0 |
| T13 |
33 |
32 |
0 |
0 |
| T22 |
0 |
3 |
0 |
0 |
| T44 |
3 |
2 |
0 |
0 |
| T45 |
16 |
15 |
0 |
0 |
| T46 |
3 |
2 |
0 |
0 |
| T48 |
1 |
0 |
0 |
0 |
| T75 |
2 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T119 |
1 |
0 |
0 |
0 |
| T162 |
1 |
0 |
0 |
0 |
| T170 |
0 |
1 |
0 |
0 |
| T183 |
6 |
5 |
0 |
0 |
| T184 |
0 |
2 |
0 |
0 |
| T190 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1767 |
756 |
0 |
0 |
| T3 |
3 |
2 |
0 |
0 |
| T4 |
2 |
1 |
0 |
0 |
| T5 |
0 |
1 |
0 |
0 |
| T28 |
2 |
1 |
0 |
0 |
| T42 |
1 |
0 |
0 |
0 |
| T47 |
1 |
0 |
0 |
0 |
| T70 |
2 |
1 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
| T94 |
1 |
0 |
0 |
0 |
| T95 |
1 |
0 |
0 |
0 |
| T96 |
3 |
2 |
0 |
0 |
| T123 |
0 |
1 |
0 |
0 |
| T125 |
0 |
1 |
0 |
0 |
| T152 |
0 |
4 |
0 |
0 |
| T193 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T10,T11,T38 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T11,T29 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T10,T11,T38 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
4693 |
4674 |
0 |
0 |
|
selKnown1 |
3545 |
3521 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4693 |
4674 |
0 |
0 |
| T10 |
763 |
762 |
0 |
0 |
| T11 |
195 |
194 |
0 |
0 |
| T12 |
19 |
18 |
0 |
0 |
| T25 |
5 |
4 |
0 |
0 |
| T38 |
1026 |
1025 |
0 |
0 |
| T39 |
1026 |
1025 |
0 |
0 |
| T194 |
242 |
241 |
0 |
0 |
| T195 |
271 |
270 |
0 |
0 |
| T196 |
19 |
18 |
0 |
0 |
| T197 |
1026 |
1025 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3545 |
3521 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T25 |
0 |
27 |
0 |
0 |
| T26 |
0 |
24 |
0 |
0 |
| T27 |
0 |
5 |
0 |
0 |
| T29 |
545 |
544 |
0 |
0 |
| T30 |
545 |
544 |
0 |
0 |
| T31 |
545 |
544 |
0 |
0 |
| T38 |
576 |
575 |
0 |
0 |
| T39 |
576 |
575 |
0 |
0 |
| T191 |
0 |
17 |
0 |
0 |
| T194 |
1 |
0 |
0 |
0 |
| T195 |
1 |
0 |
0 |
0 |
| T197 |
0 |
575 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T7,T8,T25 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T29,T38,T39 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T7,T8,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
37 |
25 |
0 |
0 |
| T25 |
2 |
1 |
0 |
0 |
| T26 |
2 |
1 |
0 |
0 |
| T27 |
7 |
6 |
0 |
0 |
| T185 |
3 |
2 |
0 |
0 |
| T186 |
5 |
4 |
0 |
0 |
| T187 |
6 |
5 |
0 |
0 |
| T188 |
5 |
4 |
0 |
0 |
| T189 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153 |
134 |
0 |
0 |
| T25 |
22 |
21 |
0 |
0 |
| T26 |
19 |
18 |
0 |
0 |
| T27 |
5 |
4 |
0 |
0 |
| T185 |
16 |
15 |
0 |
0 |
| T186 |
24 |
23 |
0 |
0 |
| T187 |
4 |
3 |
0 |
0 |
| T188 |
9 |
8 |
0 |
0 |
| T189 |
17 |
16 |
0 |
0 |
| T191 |
13 |
12 |
0 |
0 |
| T192 |
15 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T10,T11,T38 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T29,T38,T39 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T10,T11,T38 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
4707 |
4686 |
0 |
0 |
|
selKnown1 |
171 |
154 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4707 |
4686 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
772 |
771 |
0 |
0 |
| T11 |
205 |
204 |
0 |
0 |
| T12 |
19 |
18 |
0 |
0 |
| T25 |
0 |
5 |
0 |
0 |
| T38 |
1026 |
1025 |
0 |
0 |
| T39 |
1026 |
1025 |
0 |
0 |
| T194 |
270 |
269 |
0 |
0 |
| T195 |
238 |
237 |
0 |
0 |
| T196 |
19 |
18 |
0 |
0 |
| T197 |
0 |
1025 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
171 |
154 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T25 |
24 |
23 |
0 |
0 |
| T26 |
23 |
22 |
0 |
0 |
| T27 |
8 |
7 |
0 |
0 |
| T29 |
2 |
1 |
0 |
0 |
| T30 |
2 |
1 |
0 |
0 |
| T31 |
2 |
1 |
0 |
0 |
| T38 |
2 |
1 |
0 |
0 |
| T39 |
2 |
1 |
0 |
0 |
| T191 |
0 |
12 |
0 |
0 |
| T197 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T7,T8,T9 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T29,T38,T39 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
47 |
34 |
0 |
0 |
| T26 |
7 |
6 |
0 |
0 |
| T27 |
5 |
4 |
0 |
0 |
| T185 |
9 |
8 |
0 |
0 |
| T186 |
7 |
6 |
0 |
0 |
| T187 |
2 |
1 |
0 |
0 |
| T188 |
4 |
3 |
0 |
0 |
| T189 |
5 |
4 |
0 |
0 |
| T191 |
2 |
1 |
0 |
0 |
| T192 |
2 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
156 |
139 |
0 |
0 |
| T25 |
16 |
15 |
0 |
0 |
| T26 |
22 |
21 |
0 |
0 |
| T27 |
8 |
7 |
0 |
0 |
| T185 |
18 |
17 |
0 |
0 |
| T186 |
19 |
18 |
0 |
0 |
| T187 |
4 |
3 |
0 |
0 |
| T188 |
20 |
19 |
0 |
0 |
| T189 |
21 |
20 |
0 |
0 |
| T191 |
9 |
8 |
0 |
0 |
| T192 |
12 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T10,T11,T12 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T38,T39,T8 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T10,T11,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
5101 |
5078 |
0 |
0 |
|
selKnown1 |
530 |
516 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5101 |
5078 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T10 |
747 |
746 |
0 |
0 |
| T11 |
362 |
361 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T25 |
0 |
6 |
0 |
0 |
| T26 |
0 |
8 |
0 |
0 |
| T27 |
0 |
15 |
0 |
0 |
| T38 |
1025 |
1024 |
0 |
0 |
| T39 |
1025 |
1024 |
0 |
0 |
| T53 |
1 |
0 |
0 |
0 |
| T54 |
1 |
0 |
0 |
0 |
| T194 |
392 |
391 |
0 |
0 |
| T195 |
419 |
418 |
0 |
0 |
| T197 |
0 |
1024 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
530 |
516 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T25 |
22 |
21 |
0 |
0 |
| T26 |
24 |
23 |
0 |
0 |
| T27 |
4 |
3 |
0 |
0 |
| T38 |
117 |
116 |
0 |
0 |
| T39 |
117 |
116 |
0 |
0 |
| T185 |
33 |
32 |
0 |
0 |
| T186 |
20 |
19 |
0 |
0 |
| T191 |
20 |
19 |
0 |
0 |
| T192 |
0 |
22 |
0 |
0 |
| T197 |
117 |
116 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T10,T11,T38 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T38,T39,T7 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T10,T11,T38 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
67 |
44 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T10 |
3 |
2 |
0 |
0 |
| T11 |
3 |
2 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
4 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T53 |
1 |
0 |
0 |
0 |
| T54 |
1 |
0 |
0 |
0 |
| T185 |
0 |
8 |
0 |
0 |
| T186 |
0 |
2 |
0 |
0 |
| T191 |
0 |
4 |
0 |
0 |
| T192 |
0 |
3 |
0 |
0 |
| T194 |
3 |
2 |
0 |
0 |
| T195 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
142 |
127 |
0 |
0 |
| T25 |
18 |
17 |
0 |
0 |
| T26 |
13 |
12 |
0 |
0 |
| T27 |
2 |
1 |
0 |
0 |
| T185 |
16 |
15 |
0 |
0 |
| T186 |
22 |
21 |
0 |
0 |
| T187 |
8 |
7 |
0 |
0 |
| T188 |
15 |
14 |
0 |
0 |
| T189 |
20 |
19 |
0 |
0 |
| T191 |
9 |
8 |
0 |
0 |
| T192 |
14 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T10,T11,T12 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T29,T30,T9 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T10,T11,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
5125 |
5102 |
0 |
0 |
|
selKnown1 |
549 |
535 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5125 |
5102 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T10 |
755 |
754 |
0 |
0 |
| T11 |
370 |
369 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T25 |
0 |
4 |
0 |
0 |
| T26 |
0 |
9 |
0 |
0 |
| T27 |
0 |
17 |
0 |
0 |
| T38 |
1026 |
1025 |
0 |
0 |
| T39 |
1026 |
1025 |
0 |
0 |
| T53 |
1 |
0 |
0 |
0 |
| T54 |
1 |
0 |
0 |
0 |
| T194 |
420 |
419 |
0 |
0 |
| T195 |
386 |
385 |
0 |
0 |
| T197 |
0 |
1025 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
549 |
535 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T25 |
16 |
15 |
0 |
0 |
| T26 |
16 |
15 |
0 |
0 |
| T27 |
6 |
5 |
0 |
0 |
| T29 |
131 |
130 |
0 |
0 |
| T30 |
152 |
151 |
0 |
0 |
| T31 |
126 |
125 |
0 |
0 |
| T185 |
16 |
15 |
0 |
0 |
| T186 |
16 |
15 |
0 |
0 |
| T191 |
11 |
10 |
0 |
0 |
| T192 |
0 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T10,T11,T38 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T29,T38,T39 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T10,T11,T38 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
65 |
44 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T10 |
3 |
2 |
0 |
0 |
| T11 |
3 |
2 |
0 |
0 |
| T26 |
0 |
6 |
0 |
0 |
| T27 |
0 |
5 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T53 |
1 |
0 |
0 |
0 |
| T54 |
1 |
0 |
0 |
0 |
| T185 |
0 |
6 |
0 |
0 |
| T187 |
0 |
1 |
0 |
0 |
| T191 |
0 |
8 |
0 |
0 |
| T192 |
0 |
2 |
0 |
0 |
| T194 |
3 |
2 |
0 |
0 |
| T195 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
129 |
111 |
0 |
0 |
| T25 |
12 |
11 |
0 |
0 |
| T26 |
13 |
12 |
0 |
0 |
| T27 |
5 |
4 |
0 |
0 |
| T185 |
11 |
10 |
0 |
0 |
| T186 |
22 |
21 |
0 |
0 |
| T187 |
7 |
6 |
0 |
0 |
| T188 |
18 |
17 |
0 |
0 |
| T189 |
14 |
13 |
0 |
0 |
| T191 |
10 |
9 |
0 |
0 |
| T192 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T75,T29,T88 |
| 0 | 1 | Covered | T29,T38,T39 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T11,T29 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T75,T29,T88 |
| 1 | 1 | Covered | T29,T38,T39 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3550 |
3526 |
0 |
0 |
|
selKnown1 |
4539 |
4509 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3550 |
3526 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T25 |
0 |
19 |
0 |
0 |
| T26 |
0 |
14 |
0 |
0 |
| T27 |
0 |
8 |
0 |
0 |
| T29 |
546 |
545 |
0 |
0 |
| T30 |
546 |
545 |
0 |
0 |
| T31 |
0 |
545 |
0 |
0 |
| T38 |
576 |
575 |
0 |
0 |
| T39 |
576 |
575 |
0 |
0 |
| T51 |
1 |
0 |
0 |
0 |
| T52 |
1 |
0 |
0 |
0 |
| T57 |
1 |
0 |
0 |
0 |
| T88 |
1 |
0 |
0 |
0 |
| T191 |
0 |
17 |
0 |
0 |
| T197 |
0 |
575 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4539 |
4509 |
0 |
0 |
| T10 |
747 |
746 |
0 |
0 |
| T11 |
159 |
158 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
10 |
0 |
0 |
| T27 |
0 |
15 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T38 |
1025 |
1024 |
0 |
0 |
| T39 |
1025 |
1024 |
0 |
0 |
| T51 |
1 |
0 |
0 |
0 |
| T75 |
1 |
0 |
0 |
0 |
| T88 |
1 |
0 |
0 |
0 |
| T194 |
206 |
205 |
0 |
0 |
| T195 |
0 |
235 |
0 |
0 |
| T197 |
0 |
1024 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T75,T29,T88 |
| 0 | 1 | Covered | T29,T38,T39 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T11,T29 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T75,T29,T88 |
| 1 | 1 | Covered | T29,T38,T39 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3552 |
3528 |
0 |
0 |
|
selKnown1 |
4532 |
4502 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3552 |
3528 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T25 |
0 |
19 |
0 |
0 |
| T26 |
0 |
14 |
0 |
0 |
| T27 |
0 |
9 |
0 |
0 |
| T29 |
546 |
545 |
0 |
0 |
| T30 |
546 |
545 |
0 |
0 |
| T31 |
0 |
545 |
0 |
0 |
| T38 |
576 |
575 |
0 |
0 |
| T39 |
576 |
575 |
0 |
0 |
| T51 |
1 |
0 |
0 |
0 |
| T52 |
1 |
0 |
0 |
0 |
| T57 |
1 |
0 |
0 |
0 |
| T88 |
1 |
0 |
0 |
0 |
| T191 |
0 |
16 |
0 |
0 |
| T197 |
0 |
575 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4532 |
4502 |
0 |
0 |
| T10 |
747 |
746 |
0 |
0 |
| T11 |
159 |
158 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T25 |
0 |
4 |
0 |
0 |
| T26 |
0 |
8 |
0 |
0 |
| T27 |
0 |
13 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T38 |
1025 |
1024 |
0 |
0 |
| T39 |
1025 |
1024 |
0 |
0 |
| T51 |
1 |
0 |
0 |
0 |
| T75 |
1 |
0 |
0 |
0 |
| T88 |
1 |
0 |
0 |
0 |
| T194 |
206 |
205 |
0 |
0 |
| T195 |
0 |
235 |
0 |
0 |
| T197 |
0 |
1024 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T75,T29,T88 |
| 0 | 1 | Covered | T10,T11,T29 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T11,T29 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T75,T29,T88 |
| 1 | 1 | Covered | T10,T11,T29 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
164 |
133 |
0 |
0 |
|
selKnown1 |
4544 |
4514 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
164 |
133 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T25 |
0 |
20 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
6 |
0 |
0 |
| T29 |
2 |
1 |
0 |
0 |
| T30 |
2 |
1 |
0 |
0 |
| T31 |
0 |
1 |
0 |
0 |
| T38 |
2 |
1 |
0 |
0 |
| T39 |
2 |
1 |
0 |
0 |
| T51 |
1 |
0 |
0 |
0 |
| T52 |
1 |
0 |
0 |
0 |
| T88 |
1 |
0 |
0 |
0 |
| T191 |
0 |
5 |
0 |
0 |
| T194 |
1 |
0 |
0 |
0 |
| T197 |
0 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4544 |
4514 |
0 |
0 |
| T10 |
755 |
754 |
0 |
0 |
| T11 |
167 |
166 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
11 |
0 |
0 |
| T27 |
0 |
11 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T38 |
1026 |
1025 |
0 |
0 |
| T39 |
1026 |
1025 |
0 |
0 |
| T51 |
1 |
0 |
0 |
0 |
| T75 |
1 |
0 |
0 |
0 |
| T88 |
1 |
0 |
0 |
0 |
| T194 |
234 |
233 |
0 |
0 |
| T195 |
0 |
202 |
0 |
0 |
| T197 |
0 |
1025 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T75,T29,T88 |
| 0 | 1 | Covered | T10,T11,T29 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T11,T29 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T75,T29,T88 |
| 1 | 1 | Covered | T10,T11,T29 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
163 |
132 |
0 |
0 |
|
selKnown1 |
4545 |
4515 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
163 |
132 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T25 |
0 |
21 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
6 |
0 |
0 |
| T29 |
2 |
1 |
0 |
0 |
| T30 |
2 |
1 |
0 |
0 |
| T31 |
0 |
1 |
0 |
0 |
| T38 |
2 |
1 |
0 |
0 |
| T39 |
2 |
1 |
0 |
0 |
| T51 |
1 |
0 |
0 |
0 |
| T52 |
1 |
0 |
0 |
0 |
| T88 |
1 |
0 |
0 |
0 |
| T191 |
0 |
5 |
0 |
0 |
| T194 |
1 |
0 |
0 |
0 |
| T197 |
0 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4545 |
4515 |
0 |
0 |
| T10 |
755 |
754 |
0 |
0 |
| T11 |
167 |
166 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T25 |
0 |
4 |
0 |
0 |
| T26 |
0 |
11 |
0 |
0 |
| T27 |
0 |
12 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T38 |
1026 |
1025 |
0 |
0 |
| T39 |
1026 |
1025 |
0 |
0 |
| T51 |
1 |
0 |
0 |
0 |
| T75 |
1 |
0 |
0 |
0 |
| T88 |
1 |
0 |
0 |
0 |
| T194 |
234 |
233 |
0 |
0 |
| T195 |
0 |
202 |
0 |
0 |
| T197 |
0 |
1025 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T75,T88,T38 |
| 0 | 1 | Covered | T38,T39,T8 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T11,T38 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T75,T88,T38 |
| 1 | 1 | Covered | T38,T39,T8 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
540 |
519 |
0 |
0 |
|
selKnown1 |
30537 |
30502 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
540 |
519 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T25 |
25 |
24 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
8 |
0 |
0 |
| T38 |
117 |
116 |
0 |
0 |
| T39 |
117 |
116 |
0 |
0 |
| T51 |
1 |
0 |
0 |
0 |
| T52 |
1 |
0 |
0 |
0 |
| T57 |
1 |
0 |
0 |
0 |
| T185 |
0 |
21 |
0 |
0 |
| T186 |
0 |
27 |
0 |
0 |
| T191 |
0 |
19 |
0 |
0 |
| T192 |
0 |
21 |
0 |
0 |
| T197 |
117 |
116 |
0 |
0 |
| T198 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
30537 |
30502 |
0 |
0 |
| T5 |
4719 |
4718 |
0 |
0 |
| T10 |
762 |
761 |
0 |
0 |
| T11 |
395 |
394 |
0 |
0 |
| T12 |
18 |
17 |
0 |
0 |
| T35 |
20 |
19 |
0 |
0 |
| T38 |
1025 |
1024 |
0 |
0 |
| T93 |
2357 |
2356 |
0 |
0 |
| T150 |
1661 |
1660 |
0 |
0 |
| T199 |
2363 |
2362 |
0 |
0 |
| T200 |
1668 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T75,T88,T38 |
| 0 | 1 | Covered | T38,T39,T8 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T11,T38 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T75,T88,T38 |
| 1 | 1 | Covered | T38,T39,T8 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
541 |
520 |
0 |
0 |
|
selKnown1 |
30538 |
30503 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541 |
520 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T25 |
25 |
24 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
7 |
0 |
0 |
| T38 |
117 |
116 |
0 |
0 |
| T39 |
117 |
116 |
0 |
0 |
| T51 |
1 |
0 |
0 |
0 |
| T52 |
1 |
0 |
0 |
0 |
| T57 |
1 |
0 |
0 |
0 |
| T185 |
0 |
20 |
0 |
0 |
| T186 |
0 |
30 |
0 |
0 |
| T191 |
0 |
18 |
0 |
0 |
| T192 |
0 |
23 |
0 |
0 |
| T197 |
117 |
116 |
0 |
0 |
| T198 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
30538 |
30503 |
0 |
0 |
| T5 |
4719 |
4718 |
0 |
0 |
| T10 |
762 |
761 |
0 |
0 |
| T11 |
395 |
394 |
0 |
0 |
| T12 |
18 |
17 |
0 |
0 |
| T35 |
20 |
19 |
0 |
0 |
| T38 |
1025 |
1024 |
0 |
0 |
| T93 |
2357 |
2356 |
0 |
0 |
| T150 |
1661 |
1660 |
0 |
0 |
| T199 |
2363 |
2362 |
0 |
0 |
| T200 |
1668 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T18,T75,T201 |
| 0 | 1 | Covered | T10,T18,T201 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T11,T38 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T18,T75,T201 |
| 1 | 1 | Covered | T10,T18,T201 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
710 |
665 |
0 |
0 |
|
selKnown1 |
30548 |
30512 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
710 |
665 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T18 |
2 |
1 |
0 |
0 |
| T19 |
8 |
7 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T29 |
126 |
125 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T75 |
1 |
0 |
0 |
0 |
| T88 |
1 |
0 |
0 |
0 |
| T201 |
26 |
25 |
0 |
0 |
| T202 |
34 |
33 |
0 |
0 |
| T203 |
0 |
1 |
0 |
0 |
| T204 |
0 |
7 |
0 |
0 |
| T205 |
0 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
30548 |
30512 |
0 |
0 |
| T5 |
4719 |
4718 |
0 |
0 |
| T10 |
771 |
770 |
0 |
0 |
| T11 |
405 |
404 |
0 |
0 |
| T12 |
18 |
17 |
0 |
0 |
| T35 |
20 |
19 |
0 |
0 |
| T38 |
1025 |
1024 |
0 |
0 |
| T93 |
2357 |
2356 |
0 |
0 |
| T150 |
1661 |
1660 |
0 |
0 |
| T199 |
2363 |
2362 |
0 |
0 |
| T200 |
1668 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T18,T75,T201 |
| 0 | 1 | Covered | T10,T18,T201 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T11,T38 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T18,T75,T201 |
| 1 | 1 | Covered | T10,T18,T201 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
719 |
674 |
0 |
0 |
|
selKnown1 |
30544 |
30508 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
719 |
674 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T18 |
2 |
1 |
0 |
0 |
| T19 |
8 |
7 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T29 |
126 |
125 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T75 |
1 |
0 |
0 |
0 |
| T88 |
1 |
0 |
0 |
0 |
| T201 |
26 |
25 |
0 |
0 |
| T202 |
34 |
33 |
0 |
0 |
| T203 |
0 |
1 |
0 |
0 |
| T204 |
0 |
7 |
0 |
0 |
| T205 |
0 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
30544 |
30508 |
0 |
0 |
| T5 |
4719 |
4718 |
0 |
0 |
| T10 |
771 |
770 |
0 |
0 |
| T11 |
405 |
404 |
0 |
0 |
| T12 |
18 |
17 |
0 |
0 |
| T35 |
20 |
19 |
0 |
0 |
| T38 |
1025 |
1024 |
0 |
0 |
| T93 |
2357 |
2356 |
0 |
0 |
| T150 |
1661 |
1660 |
0 |
0 |
| T199 |
2363 |
2362 |
0 |
0 |
| T200 |
1668 |
1667 |
0 |
0 |