SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
75.00 | 75.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
75.00 | 75.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
90.27 | 94.12 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
75.00 | 75.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
75.00 | 75.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
90.27 | 94.12 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
88.72 | 98.83 | 79.90 | 98.84 | 74.04 | 92.00 | u_pinmux_aon |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
91.26 | 99.65 | 66.67 | 100.00 | 100.00 | 90.00 | u_rv_plic |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
90.27 | 94.12 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
90.27 | 94.12 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T5,T4 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T145,T218,T242 | Yes | T145,T218,T242 | INPUT |
alert_req_i | Yes | Yes | T185,T236,T79 | Yes | T185,T236,T79 | INPUT |
alert_ack_o | Yes | Yes | T185,T236,T79 | Yes | T185,T236,T79 | OUTPUT |
alert_state_o | Yes | Yes | T185,T79,T88 | Yes | T185,T236,T79 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T185,T78,T145 | Yes | T185,T78,T145 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T78,T144,T247 | Yes | T78,T144,T247 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T78,T144,T247 | Yes | T78,T144,T247 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T185,T78,T145 | Yes | T185,T78,T145 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 9 | 75.00 |
Total Bits | 24 | 18 | 75.00 |
Total Bits 0->1 | 12 | 9 | 75.00 |
Total Bits 1->0 | 12 | 9 | 75.00 |
Ports | 12 | 9 | 75.00 |
Port Bits | 24 | 18 | 75.00 |
Port Bits 0->1 | 12 | 9 | 75.00 |
Port Bits 1->0 | 12 | 9 | 75.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T5,T4 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T145,T218,T242 | Yes | T145,T218,T242 | INPUT |
alert_req_i | No | No | No | INPUT | ||
alert_ack_o | No | No | No | OUTPUT | ||
alert_state_o | No | No | No | OUTPUT | ||
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T78,T145,T247 | Yes | T78,T145,T247 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T78,T247,T81 | Yes | T78,T247,T81 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T78,T247,T81 | Yes | T78,T247,T81 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T78,T145,T247 | Yes | T78,T145,T247 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 9 | 75.00 |
Total Bits | 24 | 18 | 75.00 |
Total Bits 0->1 | 12 | 9 | 75.00 |
Total Bits 1->0 | 12 | 9 | 75.00 |
Ports | 12 | 9 | 75.00 |
Port Bits | 24 | 18 | 75.00 |
Port Bits 0->1 | 12 | 9 | 75.00 |
Port Bits 1->0 | 12 | 9 | 75.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T5,T4 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T48,T49,T50 | Yes | T48,T49,T50 | INPUT |
alert_req_i | No | No | No | INPUT | ||
alert_ack_o | No | No | No | OUTPUT | ||
alert_state_o | No | No | No | OUTPUT | ||
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T78,T257,T48 | Yes | T78,T257,T48 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T78,T257,T81 | Yes | T78,T81,T82 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T78,T81,T82 | Yes | T78,T257,T81 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T78,T257,T48 | Yes | T78,T257,T48 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T5,T4 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T48,T49,T50 | Yes | T48,T49,T50 | INPUT |
alert_req_i | Yes | Yes | T79,T88,T89 | Yes | T79,T80,T88 | INPUT |
alert_ack_o | Yes | Yes | T79,T80,T88 | Yes | T79,T80,T88 | OUTPUT |
alert_state_o | Yes | Yes | T79,T88,T89 | Yes | T79,T80,T88 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T78,T81,T82 | Yes | T78,T81,T82 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T78,T81,T82 | Yes | T78,T81,T82 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T5,T4 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T48,T49,T50 | Yes | T48,T49,T50 | INPUT |
alert_req_i | Yes | Yes | T282,T310,T313 | Yes | T282,T309,T310 | INPUT |
alert_ack_o | Yes | Yes | T282,T309,T310 | Yes | T282,T309,T310 | OUTPUT |
alert_state_o | Yes | Yes | T282,T310,T313 | Yes | T282,T309,T310 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T78,T144,T282 | Yes | T78,T144,T282 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T78,T144,T81 | Yes | T78,T144,T81 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T78,T144,T81 | Yes | T78,T144,T81 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T78,T144,T282 | Yes | T78,T144,T282 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T5,T4 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T48,T49,T50 | Yes | T48,T49,T50 | INPUT |
alert_req_i | Yes | Yes | T185,T256,T359 | Yes | T185,T256,T359 | INPUT |
alert_ack_o | Yes | Yes | T185,T256,T359 | Yes | T185,T256,T359 | OUTPUT |
alert_state_o | Yes | Yes | T185,T256,T359 | Yes | T185,T256,T359 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T185,T78,T256 | Yes | T185,T78,T256 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T78,T81,T82 | Yes | T78,T81,T235 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T78,T81,T235 | Yes | T78,T81,T82 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T185,T78,T256 | Yes | T185,T78,T256 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T5,T4 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T48,T49,T50 | Yes | T48,T49,T50 | INPUT |
alert_req_i | Yes | Yes | T236,T237,T238 | Yes | T236,T237,T238 | INPUT |
alert_ack_o | Yes | Yes | T236,T237,T238 | Yes | T236,T237,T238 | OUTPUT |
alert_state_o | Yes | Yes | T238,T163,T164 | Yes | T236,T237,T238 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T78,T236,T144 | Yes | T78,T236,T144 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T78,T144,T81 | Yes | T78,T144,T81 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T78,T144,T81 | Yes | T78,T144,T81 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T78,T236,T144 | Yes | T78,T236,T144 | OUTPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |