Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T11,T12 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
30301 |
29779 |
0 |
0 |
selKnown1 |
143874 |
142471 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30301 |
29779 |
0 |
0 |
T3 |
34 |
33 |
0 |
0 |
T5 |
16 |
15 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T11 |
19 |
18 |
0 |
0 |
T15 |
0 |
32 |
0 |
0 |
T28 |
15 |
13 |
0 |
0 |
T29 |
4 |
3 |
0 |
0 |
T30 |
5 |
4 |
0 |
0 |
T44 |
6 |
5 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T61 |
7 |
6 |
0 |
0 |
T64 |
4 |
3 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T97 |
0 |
1 |
0 |
0 |
T151 |
3 |
2 |
0 |
0 |
T176 |
0 |
2 |
0 |
0 |
T177 |
9 |
8 |
0 |
0 |
T178 |
3 |
2 |
0 |
0 |
T179 |
2 |
1 |
0 |
0 |
T180 |
4 |
3 |
0 |
0 |
T181 |
2 |
1 |
0 |
0 |
T182 |
9 |
8 |
0 |
0 |
T183 |
7 |
6 |
0 |
0 |
T184 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143874 |
142471 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
17 |
16 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T28 |
8 |
18 |
0 |
0 |
T29 |
11 |
29 |
0 |
0 |
T30 |
18 |
43 |
0 |
0 |
T31 |
545 |
544 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
T60 |
2 |
1 |
0 |
0 |
T85 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T101 |
0 |
4 |
0 |
0 |
T102 |
0 |
1 |
0 |
0 |
T169 |
0 |
4 |
0 |
0 |
T177 |
6 |
9 |
0 |
0 |
T178 |
19 |
47 |
0 |
0 |
T179 |
20 |
19 |
0 |
0 |
T180 |
14 |
13 |
0 |
0 |
T181 |
4 |
3 |
0 |
0 |
T182 |
13 |
12 |
0 |
0 |
T183 |
7 |
6 |
0 |
0 |
T185 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T5,T7 |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T3,T5,T7 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
810 |
681 |
0 |
0 |
T3 |
34 |
33 |
0 |
0 |
T5 |
16 |
15 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T15 |
0 |
32 |
0 |
0 |
T44 |
6 |
5 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T61 |
7 |
6 |
0 |
0 |
T64 |
4 |
3 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T97 |
0 |
1 |
0 |
0 |
T151 |
3 |
2 |
0 |
0 |
T176 |
0 |
2 |
0 |
0 |
T184 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1775 |
762 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
17 |
16 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
T60 |
2 |
1 |
0 |
0 |
T85 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T101 |
0 |
4 |
0 |
0 |
T102 |
0 |
1 |
0 |
0 |
T169 |
0 |
4 |
0 |
0 |
T185 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T13,T186 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T11,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T186 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
4955 |
4936 |
0 |
0 |
selKnown1 |
2991 |
2969 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4955 |
4936 |
0 |
0 |
T11 |
19 |
18 |
0 |
0 |
T12 |
1026 |
1025 |
0 |
0 |
T13 |
712 |
711 |
0 |
0 |
T28 |
10 |
9 |
0 |
0 |
T186 |
1026 |
1025 |
0 |
0 |
T187 |
1026 |
1025 |
0 |
0 |
T188 |
135 |
134 |
0 |
0 |
T189 |
342 |
341 |
0 |
0 |
T190 |
315 |
314 |
0 |
0 |
T191 |
204 |
203 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2991 |
2969 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
576 |
575 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T28 |
0 |
11 |
0 |
0 |
T29 |
0 |
19 |
0 |
0 |
T30 |
0 |
26 |
0 |
0 |
T31 |
545 |
544 |
0 |
0 |
T33 |
545 |
544 |
0 |
0 |
T177 |
0 |
4 |
0 |
0 |
T178 |
0 |
29 |
0 |
0 |
T186 |
576 |
575 |
0 |
0 |
T187 |
576 |
575 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T9,T10,T28 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T12,T186 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T10,T28 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52 |
40 |
0 |
0 |
T28 |
5 |
4 |
0 |
0 |
T29 |
4 |
3 |
0 |
0 |
T30 |
5 |
4 |
0 |
0 |
T177 |
9 |
8 |
0 |
0 |
T178 |
3 |
2 |
0 |
0 |
T179 |
2 |
1 |
0 |
0 |
T180 |
4 |
3 |
0 |
0 |
T181 |
2 |
1 |
0 |
0 |
T182 |
9 |
8 |
0 |
0 |
T183 |
7 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128 |
110 |
0 |
0 |
T28 |
8 |
7 |
0 |
0 |
T29 |
11 |
10 |
0 |
0 |
T30 |
18 |
17 |
0 |
0 |
T177 |
6 |
5 |
0 |
0 |
T178 |
19 |
18 |
0 |
0 |
T179 |
20 |
19 |
0 |
0 |
T180 |
14 |
13 |
0 |
0 |
T181 |
4 |
3 |
0 |
0 |
T182 |
13 |
12 |
0 |
0 |
T183 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T13,T186 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T12,T32 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T186 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
4929 |
4909 |
0 |
0 |
selKnown1 |
166 |
150 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4929 |
4909 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T11 |
19 |
18 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T13 |
685 |
684 |
0 |
0 |
T28 |
0 |
9 |
0 |
0 |
T186 |
1026 |
1025 |
0 |
0 |
T187 |
1025 |
1024 |
0 |
0 |
T188 |
141 |
140 |
0 |
0 |
T189 |
335 |
334 |
0 |
0 |
T190 |
328 |
327 |
0 |
0 |
T191 |
201 |
200 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166 |
150 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T28 |
9 |
8 |
0 |
0 |
T29 |
15 |
14 |
0 |
0 |
T30 |
18 |
17 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T177 |
12 |
11 |
0 |
0 |
T178 |
0 |
19 |
0 |
0 |
T186 |
2 |
1 |
0 |
0 |
T187 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T9,T10 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T12,T186 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T9,T10 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
64 |
51 |
0 |
0 |
T28 |
3 |
2 |
0 |
0 |
T29 |
9 |
8 |
0 |
0 |
T30 |
8 |
7 |
0 |
0 |
T177 |
7 |
6 |
0 |
0 |
T178 |
6 |
5 |
0 |
0 |
T179 |
4 |
3 |
0 |
0 |
T180 |
3 |
2 |
0 |
0 |
T181 |
4 |
3 |
0 |
0 |
T182 |
4 |
3 |
0 |
0 |
T183 |
13 |
12 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112 |
95 |
0 |
0 |
T28 |
10 |
9 |
0 |
0 |
T29 |
9 |
8 |
0 |
0 |
T30 |
15 |
14 |
0 |
0 |
T177 |
8 |
7 |
0 |
0 |
T178 |
12 |
11 |
0 |
0 |
T179 |
10 |
9 |
0 |
0 |
T180 |
10 |
9 |
0 |
0 |
T181 |
5 |
4 |
0 |
0 |
T182 |
17 |
16 |
0 |
0 |
T183 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T186,T187 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5338 |
5315 |
0 |
0 |
selKnown1 |
505 |
491 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5338 |
5315 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T13 |
695 |
694 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T186 |
1025 |
1024 |
0 |
0 |
T187 |
1025 |
1024 |
0 |
0 |
T188 |
279 |
278 |
0 |
0 |
T189 |
325 |
324 |
0 |
0 |
T190 |
0 |
486 |
0 |
0 |
T191 |
0 |
330 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505 |
491 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
117 |
116 |
0 |
0 |
T28 |
8 |
7 |
0 |
0 |
T29 |
19 |
18 |
0 |
0 |
T30 |
17 |
16 |
0 |
0 |
T177 |
10 |
9 |
0 |
0 |
T178 |
16 |
15 |
0 |
0 |
T179 |
19 |
18 |
0 |
0 |
T180 |
0 |
12 |
0 |
0 |
T186 |
117 |
116 |
0 |
0 |
T187 |
117 |
116 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T13,T186 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T186,T187 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T186 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101 |
77 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T13 |
3 |
2 |
0 |
0 |
T28 |
0 |
8 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T30 |
0 |
7 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T177 |
0 |
9 |
0 |
0 |
T178 |
0 |
3 |
0 |
0 |
T186 |
1 |
0 |
0 |
0 |
T187 |
1 |
0 |
0 |
0 |
T188 |
3 |
2 |
0 |
0 |
T189 |
3 |
2 |
0 |
0 |
T190 |
0 |
2 |
0 |
0 |
T191 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114 |
99 |
0 |
0 |
T28 |
4 |
3 |
0 |
0 |
T29 |
15 |
14 |
0 |
0 |
T30 |
13 |
12 |
0 |
0 |
T177 |
5 |
4 |
0 |
0 |
T178 |
14 |
13 |
0 |
0 |
T179 |
15 |
14 |
0 |
0 |
T180 |
7 |
6 |
0 |
0 |
T181 |
6 |
5 |
0 |
0 |
T182 |
13 |
12 |
0 |
0 |
T183 |
17 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T9,T33 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5324 |
5301 |
0 |
0 |
selKnown1 |
404 |
391 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5324 |
5301 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T13 |
670 |
669 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T186 |
1026 |
1025 |
0 |
0 |
T187 |
1025 |
1024 |
0 |
0 |
T188 |
282 |
281 |
0 |
0 |
T189 |
317 |
316 |
0 |
0 |
T190 |
0 |
499 |
0 |
0 |
T191 |
0 |
328 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404 |
391 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T28 |
12 |
11 |
0 |
0 |
T29 |
18 |
17 |
0 |
0 |
T30 |
26 |
25 |
0 |
0 |
T31 |
104 |
103 |
0 |
0 |
T33 |
144 |
143 |
0 |
0 |
T177 |
8 |
7 |
0 |
0 |
T178 |
31 |
30 |
0 |
0 |
T179 |
17 |
16 |
0 |
0 |
T180 |
7 |
6 |
0 |
0 |
T181 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T13,T186 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T12,T186 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T186 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
82 |
59 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T13 |
3 |
2 |
0 |
0 |
T28 |
0 |
5 |
0 |
0 |
T29 |
0 |
6 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T177 |
0 |
5 |
0 |
0 |
T178 |
0 |
4 |
0 |
0 |
T186 |
1 |
0 |
0 |
0 |
T187 |
1 |
0 |
0 |
0 |
T188 |
3 |
2 |
0 |
0 |
T189 |
3 |
2 |
0 |
0 |
T190 |
0 |
2 |
0 |
0 |
T191 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125 |
108 |
0 |
0 |
T28 |
10 |
9 |
0 |
0 |
T29 |
10 |
9 |
0 |
0 |
T30 |
21 |
20 |
0 |
0 |
T177 |
5 |
4 |
0 |
0 |
T178 |
20 |
19 |
0 |
0 |
T179 |
21 |
20 |
0 |
0 |
T180 |
10 |
9 |
0 |
0 |
T181 |
4 |
3 |
0 |
0 |
T182 |
9 |
8 |
0 |
0 |
T183 |
8 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T31,T75,T12 |
0 | 1 | Covered | T31,T12,T32 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T11,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T31,T75,T12 |
1 | 1 | Covered | T31,T12,T32 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2997 |
2974 |
0 |
0 |
selKnown1 |
4785 |
4756 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2997 |
2974 |
0 |
0 |
T12 |
576 |
575 |
0 |
0 |
T28 |
0 |
16 |
0 |
0 |
T29 |
0 |
12 |
0 |
0 |
T30 |
0 |
16 |
0 |
0 |
T31 |
546 |
545 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
0 |
545 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T177 |
0 |
17 |
0 |
0 |
T178 |
0 |
19 |
0 |
0 |
T186 |
576 |
575 |
0 |
0 |
T187 |
576 |
575 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4785 |
4756 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T13 |
695 |
694 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
11 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T186 |
1025 |
1024 |
0 |
0 |
T187 |
1025 |
1024 |
0 |
0 |
T188 |
0 |
98 |
0 |
0 |
T189 |
0 |
324 |
0 |
0 |
T190 |
0 |
279 |
0 |
0 |
T191 |
0 |
166 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T31,T75,T12 |
0 | 1 | Covered | T31,T12,T32 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T11,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T31,T75,T12 |
1 | 1 | Covered | T31,T12,T32 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3002 |
2979 |
0 |
0 |
selKnown1 |
4782 |
4753 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3002 |
2979 |
0 |
0 |
T12 |
576 |
575 |
0 |
0 |
T28 |
0 |
17 |
0 |
0 |
T29 |
0 |
13 |
0 |
0 |
T30 |
0 |
19 |
0 |
0 |
T31 |
546 |
545 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
0 |
545 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T177 |
0 |
16 |
0 |
0 |
T178 |
0 |
19 |
0 |
0 |
T186 |
576 |
575 |
0 |
0 |
T187 |
576 |
575 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4782 |
4753 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T13 |
695 |
694 |
0 |
0 |
T28 |
0 |
9 |
0 |
0 |
T29 |
0 |
11 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T186 |
1025 |
1024 |
0 |
0 |
T187 |
1025 |
1024 |
0 |
0 |
T188 |
0 |
98 |
0 |
0 |
T189 |
0 |
324 |
0 |
0 |
T190 |
0 |
279 |
0 |
0 |
T191 |
0 |
166 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T31,T75,T12 |
0 | 1 | Covered | T31,T11,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T11,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T31,T75,T12 |
1 | 1 | Covered | T31,T11,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
206 |
177 |
0 |
0 |
selKnown1 |
4761 |
4732 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
206 |
177 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T28 |
0 |
19 |
0 |
0 |
T29 |
0 |
15 |
0 |
0 |
T30 |
0 |
25 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T177 |
0 |
18 |
0 |
0 |
T178 |
0 |
23 |
0 |
0 |
T186 |
2 |
1 |
0 |
0 |
T187 |
0 |
1 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4761 |
4732 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T13 |
670 |
669 |
0 |
0 |
T28 |
0 |
8 |
0 |
0 |
T29 |
0 |
12 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T186 |
1026 |
1025 |
0 |
0 |
T187 |
1025 |
1024 |
0 |
0 |
T188 |
0 |
101 |
0 |
0 |
T189 |
0 |
316 |
0 |
0 |
T190 |
0 |
292 |
0 |
0 |
T191 |
0 |
164 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T31,T75,T12 |
0 | 1 | Covered | T31,T11,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T11,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T31,T75,T12 |
1 | 1 | Covered | T31,T11,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
209 |
180 |
0 |
0 |
selKnown1 |
4758 |
4729 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209 |
180 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T28 |
0 |
18 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
26 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T177 |
0 |
17 |
0 |
0 |
T178 |
0 |
22 |
0 |
0 |
T186 |
2 |
1 |
0 |
0 |
T187 |
0 |
1 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4758 |
4729 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T13 |
670 |
669 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T29 |
0 |
12 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T186 |
1026 |
1025 |
0 |
0 |
T187 |
1025 |
1024 |
0 |
0 |
T188 |
0 |
101 |
0 |
0 |
T189 |
0 |
316 |
0 |
0 |
T190 |
0 |
292 |
0 |
0 |
T191 |
0 |
164 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T75,T12,T186 |
0 | 1 | Covered | T12,T186,T8 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T186 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T75,T12,T186 |
1 | 1 | Covered | T12,T186,T8 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
531 |
510 |
0 |
0 |
selKnown1 |
29626 |
29591 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531 |
510 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
117 |
116 |
0 |
0 |
T28 |
0 |
11 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T30 |
0 |
17 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T177 |
0 |
14 |
0 |
0 |
T178 |
0 |
18 |
0 |
0 |
T179 |
0 |
13 |
0 |
0 |
T180 |
0 |
12 |
0 |
0 |
T186 |
117 |
116 |
0 |
0 |
T187 |
117 |
116 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
T193 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29626 |
29591 |
0 |
0 |
T7 |
1422 |
1421 |
0 |
0 |
T11 |
18 |
17 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T13 |
711 |
710 |
0 |
0 |
T37 |
20 |
19 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T83 |
4003 |
4002 |
0 |
0 |
T84 |
4724 |
4723 |
0 |
0 |
T186 |
1025 |
1024 |
0 |
0 |
T194 |
2358 |
2357 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T75,T12,T186 |
0 | 1 | Covered | T12,T186,T8 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T186 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T75,T12,T186 |
1 | 1 | Covered | T12,T186,T8 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
532 |
511 |
0 |
0 |
selKnown1 |
29619 |
29584 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
532 |
511 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
117 |
116 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
19 |
0 |
0 |
T30 |
0 |
17 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T177 |
0 |
15 |
0 |
0 |
T178 |
0 |
18 |
0 |
0 |
T179 |
0 |
15 |
0 |
0 |
T180 |
0 |
12 |
0 |
0 |
T186 |
117 |
116 |
0 |
0 |
T187 |
117 |
116 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
T193 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29619 |
29584 |
0 |
0 |
T7 |
1422 |
1421 |
0 |
0 |
T11 |
18 |
17 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T13 |
711 |
710 |
0 |
0 |
T37 |
20 |
19 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T83 |
4003 |
4002 |
0 |
0 |
T84 |
4724 |
4723 |
0 |
0 |
T186 |
1025 |
1024 |
0 |
0 |
T194 |
2358 |
2357 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T31,T21 |
0 | 1 | Covered | T20,T31,T21 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T186 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T31,T21 |
1 | 1 | Covered | T20,T31,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
583 |
538 |
0 |
0 |
selKnown1 |
29616 |
29580 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583 |
538 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T31 |
103 |
102 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T186 |
0 |
1 |
0 |
0 |
T195 |
2 |
1 |
0 |
0 |
T196 |
2 |
1 |
0 |
0 |
T197 |
0 |
7 |
0 |
0 |
T198 |
0 |
34 |
0 |
0 |
T199 |
0 |
38 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29616 |
29580 |
0 |
0 |
T7 |
1422 |
1421 |
0 |
0 |
T11 |
18 |
17 |
0 |
0 |
T12 |
1024 |
1023 |
0 |
0 |
T13 |
684 |
683 |
0 |
0 |
T37 |
20 |
19 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T83 |
4003 |
4002 |
0 |
0 |
T84 |
4724 |
4723 |
0 |
0 |
T186 |
1025 |
1024 |
0 |
0 |
T194 |
2358 |
2357 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T31,T21 |
0 | 1 | Covered | T20,T31,T21 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T186 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T31,T21 |
1 | 1 | Covered | T20,T31,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
586 |
541 |
0 |
0 |
selKnown1 |
29607 |
29571 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
586 |
541 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T31 |
103 |
102 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T186 |
0 |
1 |
0 |
0 |
T195 |
2 |
1 |
0 |
0 |
T196 |
2 |
1 |
0 |
0 |
T197 |
0 |
7 |
0 |
0 |
T198 |
0 |
34 |
0 |
0 |
T199 |
0 |
38 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29607 |
29571 |
0 |
0 |
T7 |
1422 |
1421 |
0 |
0 |
T11 |
18 |
17 |
0 |
0 |
T12 |
1024 |
1023 |
0 |
0 |
T13 |
684 |
683 |
0 |
0 |
T37 |
20 |
19 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T83 |
4003 |
4002 |
0 |
0 |
T84 |
4724 |
4723 |
0 |
0 |
T186 |
1025 |
1024 |
0 |
0 |
T194 |
2358 |
2357 |
0 |
0 |