Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T17,T18,T99 |
| 1 | 0 | Covered | T17,T18,T99 |
| 1 | 1 | Covered | T17,T18,T99 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T17,T18,T99 |
| 1 | 0 | Covered | T17,T18,T99 |
| 1 | 1 | Covered | T17,T18,T99 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
14830 |
0 |
0 |
| T17 |
1299 |
2 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T26 |
39657 |
5 |
0 |
0 |
| T53 |
0 |
7 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
7 |
0 |
0 |
| T57 |
0 |
4 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T81 |
68090 |
0 |
0 |
0 |
| T99 |
25061 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
4 |
0 |
0 |
| T103 |
365 |
0 |
0 |
0 |
| T104 |
603 |
0 |
0 |
0 |
| T105 |
635 |
0 |
0 |
0 |
| T106 |
362 |
0 |
0 |
0 |
| T107 |
584 |
0 |
0 |
0 |
| T108 |
762 |
0 |
0 |
0 |
| T109 |
2472 |
0 |
0 |
0 |
| T110 |
1055 |
0 |
0 |
0 |
| T111 |
485 |
0 |
0 |
0 |
| T150 |
556337 |
0 |
0 |
0 |
| T163 |
41497 |
0 |
0 |
0 |
| T262 |
200592 |
0 |
0 |
0 |
| T382 |
0 |
33 |
0 |
0 |
| T383 |
0 |
10 |
0 |
0 |
| T384 |
0 |
4 |
0 |
0 |
| T385 |
129071 |
6 |
0 |
0 |
| T386 |
0 |
15 |
0 |
0 |
| T387 |
0 |
19 |
0 |
0 |
| T408 |
42715 |
0 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T411 |
0 |
2 |
0 |
0 |
| T412 |
11423 |
0 |
0 |
0 |
| T413 |
70774 |
0 |
0 |
0 |
| T414 |
19060 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
14845 |
0 |
0 |
| T17 |
51742 |
2 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T26 |
39657 |
6 |
0 |
0 |
| T53 |
0 |
7 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
7 |
0 |
0 |
| T57 |
0 |
4 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T81 |
68090 |
0 |
0 |
0 |
| T99 |
25061 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
4 |
0 |
0 |
| T103 |
17673 |
0 |
0 |
0 |
| T104 |
38106 |
0 |
0 |
0 |
| T105 |
43294 |
0 |
0 |
0 |
| T106 |
19580 |
0 |
0 |
0 |
| T107 |
38085 |
0 |
0 |
0 |
| T108 |
59184 |
0 |
0 |
0 |
| T109 |
266904 |
0 |
0 |
0 |
| T110 |
90947 |
0 |
0 |
0 |
| T111 |
22926 |
0 |
0 |
0 |
| T150 |
556337 |
0 |
0 |
0 |
| T163 |
41497 |
0 |
0 |
0 |
| T262 |
200592 |
0 |
0 |
0 |
| T382 |
0 |
33 |
0 |
0 |
| T383 |
0 |
10 |
0 |
0 |
| T384 |
0 |
4 |
0 |
0 |
| T385 |
2279 |
6 |
0 |
0 |
| T386 |
0 |
15 |
0 |
0 |
| T387 |
0 |
19 |
0 |
0 |
| T408 |
42715 |
0 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T411 |
0 |
2 |
0 |
0 |
| T412 |
11423 |
0 |
0 |
0 |
| T413 |
70774 |
0 |
0 |
0 |
| T414 |
19060 |
0 |
0 |
0 |