Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T8,T12 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T8,T12 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T8,T12 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
37168 |
36632 |
0 |
0 |
selKnown1 |
160417 |
159007 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37168 |
36632 |
0 |
0 |
T11 |
1026 |
1025 |
0 |
0 |
T16 |
0 |
3 |
0 |
0 |
T29 |
12 |
10 |
0 |
0 |
T30 |
3 |
2 |
0 |
0 |
T31 |
5 |
4 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T47 |
2 |
1 |
0 |
0 |
T48 |
2 |
1 |
0 |
0 |
T61 |
6 |
5 |
0 |
0 |
T66 |
1 |
0 |
0 |
0 |
T67 |
1 |
0 |
0 |
0 |
T68 |
2 |
1 |
0 |
0 |
T69 |
8 |
7 |
0 |
0 |
T70 |
0 |
26 |
0 |
0 |
T146 |
1 |
0 |
0 |
0 |
T148 |
6 |
5 |
0 |
0 |
T178 |
0 |
2 |
0 |
0 |
T196 |
6 |
5 |
0 |
0 |
T197 |
5 |
4 |
0 |
0 |
T198 |
9 |
8 |
0 |
0 |
T199 |
3 |
2 |
0 |
0 |
T200 |
6 |
5 |
0 |
0 |
T201 |
7 |
6 |
0 |
0 |
T202 |
12 |
11 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160417 |
159007 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T11 |
576 |
575 |
0 |
0 |
T29 |
14 |
24 |
0 |
0 |
T30 |
14 |
29 |
0 |
0 |
T31 |
8 |
18 |
0 |
0 |
T42 |
0 |
10 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T89 |
1 |
0 |
0 |
0 |
T117 |
0 |
2 |
0 |
0 |
T123 |
0 |
1 |
0 |
0 |
T156 |
0 |
4 |
0 |
0 |
T196 |
20 |
36 |
0 |
0 |
T197 |
11 |
23 |
0 |
0 |
T198 |
5 |
4 |
0 |
0 |
T199 |
13 |
12 |
0 |
0 |
T200 |
7 |
6 |
0 |
0 |
T201 |
18 |
17 |
0 |
0 |
T202 |
6 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T45,T46,T47 |
0 | 1 | Covered | T45,T46,T47 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T45,T46,T47 |
1 | 1 | Covered | T45,T46,T47 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
673 |
0 |
0 |
T16 |
0 |
3 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T47 |
2 |
1 |
0 |
0 |
T48 |
2 |
1 |
0 |
0 |
T61 |
6 |
5 |
0 |
0 |
T66 |
1 |
0 |
0 |
0 |
T67 |
1 |
0 |
0 |
0 |
T68 |
2 |
1 |
0 |
0 |
T69 |
8 |
7 |
0 |
0 |
T70 |
0 |
26 |
0 |
0 |
T146 |
1 |
0 |
0 |
0 |
T148 |
6 |
5 |
0 |
0 |
T178 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1788 |
770 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T42 |
0 |
10 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T89 |
1 |
0 |
0 |
0 |
T117 |
0 |
2 |
0 |
0 |
T123 |
0 |
1 |
0 |
0 |
T156 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T8,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
6658 |
6639 |
0 |
0 |
selKnown1 |
2958 |
2936 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6658 |
6639 |
0 |
0 |
T11 |
1026 |
1025 |
0 |
0 |
T12 |
177 |
176 |
0 |
0 |
T13 |
366 |
365 |
0 |
0 |
T29 |
7 |
6 |
0 |
0 |
T41 |
1131 |
1130 |
0 |
0 |
T203 |
1314 |
1313 |
0 |
0 |
T204 |
1026 |
1025 |
0 |
0 |
T205 |
235 |
234 |
0 |
0 |
T206 |
1026 |
1025 |
0 |
0 |
T207 |
234 |
233 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2958 |
2936 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
576 |
575 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T29 |
0 |
11 |
0 |
0 |
T30 |
0 |
16 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T32 |
545 |
544 |
0 |
0 |
T33 |
545 |
544 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T196 |
0 |
17 |
0 |
0 |
T197 |
0 |
13 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
576 |
575 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
T206 |
0 |
575 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T29,T30 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T8,T32 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T29,T30 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
62 |
51 |
0 |
0 |
T29 |
5 |
4 |
0 |
0 |
T30 |
3 |
2 |
0 |
0 |
T31 |
5 |
4 |
0 |
0 |
T196 |
6 |
5 |
0 |
0 |
T197 |
5 |
4 |
0 |
0 |
T198 |
9 |
8 |
0 |
0 |
T199 |
3 |
2 |
0 |
0 |
T200 |
6 |
5 |
0 |
0 |
T201 |
7 |
6 |
0 |
0 |
T202 |
12 |
11 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123 |
106 |
0 |
0 |
T29 |
14 |
13 |
0 |
0 |
T30 |
14 |
13 |
0 |
0 |
T31 |
8 |
7 |
0 |
0 |
T196 |
20 |
19 |
0 |
0 |
T197 |
11 |
10 |
0 |
0 |
T198 |
5 |
4 |
0 |
0 |
T199 |
13 |
12 |
0 |
0 |
T200 |
7 |
6 |
0 |
0 |
T201 |
18 |
17 |
0 |
0 |
T202 |
6 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T8,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T32,T33 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T8,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
6659 |
6639 |
0 |
0 |
selKnown1 |
163 |
146 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6659 |
6639 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
1026 |
1025 |
0 |
0 |
T12 |
169 |
168 |
0 |
0 |
T13 |
361 |
360 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T41 |
1143 |
1142 |
0 |
0 |
T203 |
1305 |
1304 |
0 |
0 |
T204 |
1026 |
1025 |
0 |
0 |
T205 |
244 |
243 |
0 |
0 |
T206 |
1025 |
1024 |
0 |
0 |
T207 |
235 |
234 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163 |
146 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T29 |
15 |
14 |
0 |
0 |
T30 |
18 |
17 |
0 |
0 |
T31 |
12 |
11 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T196 |
0 |
23 |
0 |
0 |
T197 |
0 |
8 |
0 |
0 |
T204 |
2 |
1 |
0 |
0 |
T206 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T9,T10 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T32,T33 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T9,T10 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
48 |
35 |
0 |
0 |
T29 |
3 |
2 |
0 |
0 |
T30 |
9 |
8 |
0 |
0 |
T31 |
3 |
2 |
0 |
0 |
T196 |
7 |
6 |
0 |
0 |
T197 |
4 |
3 |
0 |
0 |
T198 |
4 |
3 |
0 |
0 |
T199 |
2 |
1 |
0 |
0 |
T200 |
3 |
2 |
0 |
0 |
T201 |
7 |
6 |
0 |
0 |
T202 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144 |
128 |
0 |
0 |
T29 |
14 |
13 |
0 |
0 |
T30 |
16 |
15 |
0 |
0 |
T31 |
9 |
8 |
0 |
0 |
T196 |
20 |
19 |
0 |
0 |
T197 |
16 |
15 |
0 |
0 |
T198 |
10 |
9 |
0 |
0 |
T199 |
22 |
21 |
0 |
0 |
T200 |
4 |
3 |
0 |
0 |
T201 |
19 |
18 |
0 |
0 |
T202 |
8 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T204,T9 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
7012 |
6988 |
0 |
0 |
selKnown1 |
506 |
491 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7012 |
6988 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T11 |
1025 |
1024 |
0 |
0 |
T12 |
314 |
313 |
0 |
0 |
T13 |
349 |
348 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T41 |
1114 |
1113 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T203 |
1298 |
1297 |
0 |
0 |
T204 |
1025 |
1024 |
0 |
0 |
T205 |
368 |
367 |
0 |
0 |
T206 |
0 |
1024 |
0 |
0 |
T207 |
0 |
368 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506 |
491 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
117 |
116 |
0 |
0 |
T29 |
24 |
23 |
0 |
0 |
T30 |
7 |
6 |
0 |
0 |
T31 |
12 |
11 |
0 |
0 |
T196 |
24 |
23 |
0 |
0 |
T197 |
14 |
13 |
0 |
0 |
T198 |
0 |
6 |
0 |
0 |
T199 |
0 |
28 |
0 |
0 |
T204 |
117 |
116 |
0 |
0 |
T206 |
117 |
116 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T8,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T8,T204 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T8,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
86 |
61 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
3 |
2 |
0 |
0 |
T13 |
3 |
2 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T41 |
3 |
2 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T196 |
0 |
7 |
0 |
0 |
T197 |
0 |
5 |
0 |
0 |
T203 |
3 |
2 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
T205 |
3 |
2 |
0 |
0 |
T206 |
1 |
0 |
0 |
0 |
T207 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134 |
118 |
0 |
0 |
T29 |
19 |
18 |
0 |
0 |
T30 |
9 |
8 |
0 |
0 |
T31 |
11 |
10 |
0 |
0 |
T196 |
17 |
16 |
0 |
0 |
T197 |
13 |
12 |
0 |
0 |
T198 |
11 |
10 |
0 |
0 |
T199 |
22 |
21 |
0 |
0 |
T201 |
20 |
19 |
0 |
0 |
T202 |
5 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T33,T29 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
7023 |
7000 |
0 |
0 |
selKnown1 |
429 |
417 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7023 |
7000 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T11 |
1026 |
1025 |
0 |
0 |
T12 |
308 |
307 |
0 |
0 |
T13 |
344 |
343 |
0 |
0 |
T29 |
0 |
8 |
0 |
0 |
T41 |
1126 |
1125 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T203 |
1287 |
1286 |
0 |
0 |
T204 |
1026 |
1025 |
0 |
0 |
T205 |
376 |
375 |
0 |
0 |
T206 |
0 |
1024 |
0 |
0 |
T207 |
0 |
369 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429 |
417 |
0 |
0 |
T29 |
15 |
14 |
0 |
0 |
T30 |
18 |
17 |
0 |
0 |
T31 |
26 |
25 |
0 |
0 |
T32 |
164 |
163 |
0 |
0 |
T33 |
112 |
111 |
0 |
0 |
T196 |
17 |
16 |
0 |
0 |
T197 |
7 |
6 |
0 |
0 |
T198 |
5 |
4 |
0 |
0 |
T199 |
20 |
19 |
0 |
0 |
T200 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T8,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T32,T33 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T8,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
67 |
42 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
3 |
2 |
0 |
0 |
T13 |
3 |
2 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T41 |
3 |
2 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T196 |
0 |
1 |
0 |
0 |
T203 |
3 |
2 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
T205 |
3 |
2 |
0 |
0 |
T206 |
1 |
0 |
0 |
0 |
T207 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132 |
117 |
0 |
0 |
T29 |
12 |
11 |
0 |
0 |
T30 |
17 |
16 |
0 |
0 |
T31 |
17 |
16 |
0 |
0 |
T196 |
16 |
15 |
0 |
0 |
T197 |
13 |
12 |
0 |
0 |
T198 |
5 |
4 |
0 |
0 |
T199 |
19 |
18 |
0 |
0 |
T200 |
2 |
1 |
0 |
0 |
T201 |
17 |
16 |
0 |
0 |
T202 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T68,T11,T32 |
0 | 1 | Covered | T11,T8,T32 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T8,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T11,T32 |
1 | 1 | Covered | T11,T8,T32 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2985 |
2961 |
0 |
0 |
selKnown1 |
6491 |
6461 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2985 |
2961 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T11 |
576 |
575 |
0 |
0 |
T29 |
0 |
6 |
0 |
0 |
T30 |
0 |
19 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T32 |
546 |
545 |
0 |
0 |
T33 |
546 |
545 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T78 |
1 |
0 |
0 |
0 |
T196 |
0 |
14 |
0 |
0 |
T197 |
0 |
18 |
0 |
0 |
T204 |
576 |
575 |
0 |
0 |
T206 |
576 |
575 |
0 |
0 |
T208 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6491 |
6461 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
1025 |
1024 |
0 |
0 |
T12 |
138 |
137 |
0 |
0 |
T13 |
349 |
348 |
0 |
0 |
T29 |
0 |
11 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T41 |
1114 |
1113 |
0 |
0 |
T203 |
1298 |
1297 |
0 |
0 |
T204 |
1025 |
1024 |
0 |
0 |
T205 |
198 |
197 |
0 |
0 |
T206 |
0 |
1024 |
0 |
0 |
T207 |
0 |
197 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T68,T11,T32 |
0 | 1 | Covered | T11,T8,T32 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T8,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T11,T32 |
1 | 1 | Covered | T11,T8,T32 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2992 |
2968 |
0 |
0 |
selKnown1 |
6487 |
6457 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2992 |
2968 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T11 |
576 |
575 |
0 |
0 |
T29 |
0 |
6 |
0 |
0 |
T30 |
0 |
21 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T32 |
546 |
545 |
0 |
0 |
T33 |
546 |
545 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T78 |
1 |
0 |
0 |
0 |
T196 |
0 |
15 |
0 |
0 |
T197 |
0 |
18 |
0 |
0 |
T204 |
576 |
575 |
0 |
0 |
T206 |
576 |
575 |
0 |
0 |
T208 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6487 |
6457 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
1025 |
1024 |
0 |
0 |
T12 |
138 |
137 |
0 |
0 |
T13 |
349 |
348 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T41 |
1114 |
1113 |
0 |
0 |
T203 |
1298 |
1297 |
0 |
0 |
T204 |
1025 |
1024 |
0 |
0 |
T205 |
198 |
197 |
0 |
0 |
T206 |
0 |
1024 |
0 |
0 |
T207 |
0 |
197 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T68,T11,T8 |
0 | 1 | Covered | T11,T8,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T8,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T11,T8 |
1 | 1 | Covered | T11,T8,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
216 |
184 |
0 |
0 |
selKnown1 |
6504 |
6475 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216 |
184 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
0 |
25 |
0 |
0 |
T31 |
0 |
18 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T100 |
1 |
0 |
0 |
0 |
T196 |
0 |
24 |
0 |
0 |
T197 |
0 |
19 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
2 |
1 |
0 |
0 |
T206 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6504 |
6475 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
1026 |
1025 |
0 |
0 |
T12 |
132 |
131 |
0 |
0 |
T13 |
344 |
343 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T41 |
1126 |
1125 |
0 |
0 |
T203 |
1287 |
1286 |
0 |
0 |
T204 |
1026 |
1025 |
0 |
0 |
T205 |
206 |
205 |
0 |
0 |
T206 |
0 |
1024 |
0 |
0 |
T207 |
0 |
198 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T68,T11,T8 |
0 | 1 | Covered | T11,T8,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T8,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T11,T8 |
1 | 1 | Covered | T11,T8,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
217 |
185 |
0 |
0 |
selKnown1 |
6499 |
6470 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
217 |
185 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
0 |
27 |
0 |
0 |
T31 |
0 |
17 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T100 |
1 |
0 |
0 |
0 |
T196 |
0 |
26 |
0 |
0 |
T197 |
0 |
18 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
2 |
1 |
0 |
0 |
T206 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6499 |
6470 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
1026 |
1025 |
0 |
0 |
T12 |
132 |
131 |
0 |
0 |
T13 |
344 |
343 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T41 |
1126 |
1125 |
0 |
0 |
T203 |
1287 |
1286 |
0 |
0 |
T204 |
1026 |
1025 |
0 |
0 |
T205 |
206 |
205 |
0 |
0 |
T206 |
0 |
1024 |
0 |
0 |
T207 |
0 |
198 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T68,T11,T8 |
0 | 1 | Covered | T11,T204,T9 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T11,T8 |
1 | 1 | Covered | T11,T204,T9 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
531 |
510 |
0 |
0 |
selKnown1 |
32013 |
31977 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531 |
510 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
117 |
116 |
0 |
0 |
T29 |
0 |
12 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
17 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T78 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T196 |
0 |
16 |
0 |
0 |
T197 |
0 |
18 |
0 |
0 |
T198 |
0 |
15 |
0 |
0 |
T199 |
0 |
23 |
0 |
0 |
T204 |
117 |
116 |
0 |
0 |
T206 |
117 |
116 |
0 |
0 |
T208 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32013 |
31977 |
0 |
0 |
T6 |
4742 |
4741 |
0 |
0 |
T11 |
1025 |
1024 |
0 |
0 |
T12 |
348 |
347 |
0 |
0 |
T13 |
365 |
364 |
0 |
0 |
T41 |
1130 |
1129 |
0 |
0 |
T87 |
4720 |
4719 |
0 |
0 |
T153 |
1415 |
1414 |
0 |
0 |
T155 |
1425 |
1424 |
0 |
0 |
T203 |
1313 |
1312 |
0 |
0 |
T204 |
1025 |
1024 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T68,T11,T8 |
0 | 1 | Covered | T11,T204,T9 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T11,T8 |
1 | 1 | Covered | T11,T204,T9 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
533 |
512 |
0 |
0 |
selKnown1 |
32013 |
31977 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
533 |
512 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
117 |
116 |
0 |
0 |
T29 |
0 |
13 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
16 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T78 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T196 |
0 |
16 |
0 |
0 |
T197 |
0 |
18 |
0 |
0 |
T198 |
0 |
15 |
0 |
0 |
T199 |
0 |
24 |
0 |
0 |
T204 |
117 |
116 |
0 |
0 |
T206 |
117 |
116 |
0 |
0 |
T208 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32013 |
31977 |
0 |
0 |
T6 |
4742 |
4741 |
0 |
0 |
T11 |
1025 |
1024 |
0 |
0 |
T12 |
348 |
347 |
0 |
0 |
T13 |
365 |
364 |
0 |
0 |
T41 |
1130 |
1129 |
0 |
0 |
T87 |
4720 |
4719 |
0 |
0 |
T153 |
1415 |
1414 |
0 |
0 |
T155 |
1425 |
1424 |
0 |
0 |
T203 |
1313 |
1312 |
0 |
0 |
T204 |
1025 |
1024 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T68,T11,T22 |
0 | 1 | Covered | T11,T22,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T11,T22 |
1 | 1 | Covered | T11,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
636 |
590 |
0 |
0 |
selKnown1 |
32018 |
31982 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
636 |
590 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
8 |
7 |
0 |
0 |
T24 |
2 |
1 |
0 |
0 |
T32 |
0 |
158 |
0 |
0 |
T33 |
0 |
109 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T96 |
2 |
1 |
0 |
0 |
T204 |
0 |
1 |
0 |
0 |
T209 |
2 |
1 |
0 |
0 |
T210 |
0 |
1 |
0 |
0 |
T211 |
0 |
32 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32018 |
31982 |
0 |
0 |
T6 |
4742 |
4741 |
0 |
0 |
T11 |
1025 |
1024 |
0 |
0 |
T12 |
340 |
339 |
0 |
0 |
T13 |
360 |
359 |
0 |
0 |
T41 |
1142 |
1141 |
0 |
0 |
T87 |
4720 |
4719 |
0 |
0 |
T153 |
1415 |
1414 |
0 |
0 |
T155 |
1425 |
1424 |
0 |
0 |
T203 |
1304 |
1303 |
0 |
0 |
T204 |
1025 |
1024 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T68,T11,T22 |
0 | 1 | Covered | T11,T22,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T11,T22 |
1 | 1 | Covered | T11,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
640 |
594 |
0 |
0 |
selKnown1 |
32015 |
31979 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
640 |
594 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
8 |
7 |
0 |
0 |
T24 |
2 |
1 |
0 |
0 |
T32 |
0 |
158 |
0 |
0 |
T33 |
0 |
109 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T96 |
2 |
1 |
0 |
0 |
T204 |
0 |
1 |
0 |
0 |
T209 |
2 |
1 |
0 |
0 |
T210 |
0 |
1 |
0 |
0 |
T211 |
0 |
32 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32015 |
31979 |
0 |
0 |
T6 |
4742 |
4741 |
0 |
0 |
T11 |
1025 |
1024 |
0 |
0 |
T12 |
340 |
339 |
0 |
0 |
T13 |
360 |
359 |
0 |
0 |
T41 |
1142 |
1141 |
0 |
0 |
T87 |
4720 |
4719 |
0 |
0 |
T153 |
1415 |
1414 |
0 |
0 |
T155 |
1425 |
1424 |
0 |
0 |
T203 |
1304 |
1303 |
0 |
0 |
T204 |
1025 |
1024 |
0 |
0 |