Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.27 94.12 89.29 99.75 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 1085816962 4399 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 1085816962 4399 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 1085816962 4399 0 0
T1 111859 18 0 0
T2 143320 2 0 0
T3 73250 1 0 0
T4 137717 2 0 0
T5 200368 2 0 0
T6 756597 2 0 0
T23 159498 0 0 0
T44 130172 15 0 0
T45 795430 1 0 0
T88 667300 1 0 0
T89 88544 1 0 0
T93 79479 8 0 0
T94 209909 0 0 0
T95 223798 0 0 0
T96 117471 0 0 0
T97 38709 0 0 0
T98 182663 0 0 0
T187 0 10 0 0
T188 0 10 0 0
T276 171622 0 0 0
T295 159159 0 0 0
T296 132913 0 0 0
T300 0 8 0 0
T301 0 8 0 0
T302 0 7 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 1085816962 4399 0 0
T1 111859 18 0 0
T2 143320 2 0 0
T3 73250 1 0 0
T4 137717 2 0 0
T5 200368 2 0 0
T6 756597 2 0 0
T23 159498 0 0 0
T44 130172 15 0 0
T45 795430 1 0 0
T88 667300 1 0 0
T89 88544 1 0 0
T93 79479 8 0 0
T94 209909 0 0 0
T95 223798 0 0 0
T96 117471 0 0 0
T97 38709 0 0 0
T98 182663 0 0 0
T187 0 10 0 0
T188 0 10 0 0
T276 171622 0 0 0
T295 159159 0 0 0
T296 132913 0 0 0
T300 0 8 0 0
T301 0 8 0 0
T302 0 7 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 542908481 51 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 542908481 51 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 542908481 51 0 0
T23 159498 0 0 0
T93 79479 8 0 0
T94 209909 0 0 0
T95 223798 0 0 0
T96 117471 0 0 0
T97 38709 0 0 0
T98 182663 0 0 0
T187 0 10 0 0
T188 0 10 0 0
T276 171622 0 0 0
T295 159159 0 0 0
T296 132913 0 0 0
T300 0 8 0 0
T301 0 8 0 0
T302 0 7 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 542908481 51 0 0
T23 159498 0 0 0
T93 79479 8 0 0
T94 209909 0 0 0
T95 223798 0 0 0
T96 117471 0 0 0
T97 38709 0 0 0
T98 182663 0 0 0
T187 0 10 0 0
T188 0 10 0 0
T276 171622 0 0 0
T295 159159 0 0 0
T296 132913 0 0 0
T300 0 8 0 0
T301 0 8 0 0
T302 0 7 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 542908481 4348 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 542908481 4348 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 542908481 4348 0 0
T1 111859 18 0 0
T2 143320 2 0 0
T3 73250 1 0 0
T4 137717 2 0 0
T5 200368 2 0 0
T6 756597 2 0 0
T44 130172 15 0 0
T45 795430 1 0 0
T88 667300 1 0 0
T89 88544 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 542908481 4348 0 0
T1 111859 18 0 0
T2 143320 2 0 0
T3 73250 1 0 0
T4 137717 2 0 0
T5 200368 2 0 0
T6 756597 2 0 0
T44 130172 15 0 0
T45 795430 1 0 0
T88 667300 1 0 0
T89 88544 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%