| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 91.90 | 80.00 | 100.00 | 95.71 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut![]() |
92.83 | 80.00 | 100.00 | 98.48 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 92.83 | 80.00 | 100.00 | 98.48 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 95.36 | 95.42 | 93.80 | 95.40 | 94.64 | 97.53 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
tb![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
top_earlgrey![]() |
95.10 | 95.34 | 93.31 | 95.40 | 94.42 | 97.02 | |
u_ast![]() |
93.05 | 93.05 | |||||
u_padring![]() |
99.04 | 99.21 | 99.81 | 96.57 | 99.60 | 100.00 | |
| u_prim_usb_diff_rx | 96.30 | 100.00 | 88.89 | 100.00 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 25 | 20 | 80.00 | |
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 283 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 857 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 870 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 899 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 907 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 914 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 917 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 923 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 925 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 929 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 932 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1097 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1098 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1099 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1107 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1124 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1125 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1126 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1127 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1132 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1134 | 1 | 1 | 100.00 |
| Line No. | Covered | Statements | |
|---|---|---|---|
| 282 | 1 | 1 | |
| 283 | 1 | 1 | |
| 857 | 0 | 1 | |
| 870 | 0 | 1 | |
| 899 | 0 | 1 | |
| 907 | 0 | 1 | |
| 914 | 1 | 1 | |
| 917 | 1 | 1 | |
| 923 | 1 | 1 | |
| 925 | 1 | 1 | |
| 929 | 0 | 1 | |
| 932 | 1 | 1 | |
| 1097 | 1 | 1 | |
| 1098 | 1 | 1 | |
| 1099 | 1 | 1 | |
| 1100 | 1 | 1 | |
| 1107 | 1 | 1 | |
| 1124 | 1 | 1 | |
| 1125 | 1 | 1 | |
| 1126 | 1 | 1 | |
| 1127 | 1 | 1 | |
| 1131 | 1 | 1 | |
| 1132 | 1 | 1 | |
| 1133 | 1 | 1 | |
| 1134 | 1 | 1 |
| Total | Covered | Percent | |
|---|---|---|---|
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 |
LINE 79
EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
-----------------------------------1-----------------------------------
| -1- | Status | Tests |
|---|---|---|
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T4 |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 70 | 64 | 91.43 |
| Total Bits | 140 | 134 | 95.71 |
| Total Bits 0->1 | 70 | 70 | 100.00 |
| Total Bits 1->0 | 70 | 64 | 91.43 |
| Ports | 70 | 64 | 91.43 |
| Port Bits | 140 | 134 | 95.71 |
| Port Bits 0->1 | 70 | 70 | 100.00 |
| Port Bits 1->0 | 70 | 64 | 91.43 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| POR_N | Yes | Yes | T5,T6,T7 | Yes | T1,T2,T3 | INOUT |
| USB_P | Yes | Yes | T19,T20,T8 | Yes | T19,T20,T72 | INOUT |
| USB_N | Yes | Yes | T19,T20,T72 | Yes | T19,T20,T72 | INOUT |
| CC1 | No | No | Yes | T8,T9,T10 | INOUT | |
| CC2 | No | No | Yes | T8,T9,T10 | INOUT | |
| FLASH_TEST_VOLT | No | No | Yes | T8,T9,T10 | INOUT | |
| FLASH_TEST_MODE0 | No | No | Yes | T8,T9,T10 | INOUT | |
| FLASH_TEST_MODE1 | No | No | Yes | T8,T9,T10 | INOUT | |
| OTP_EXT_VOLT | No | No | Yes | T8,T9,T10 | INOUT | |
| SPI_HOST_D0 | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INOUT |
| SPI_HOST_D1 | Yes | Yes | T11,T12,T13 | Yes | T11,T8,T12 | INOUT |
| SPI_HOST_D2 | Yes | Yes | T11,T12,T13 | Yes | T11,T8,T12 | INOUT |
| SPI_HOST_D3 | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INOUT |
| SPI_HOST_CLK | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INOUT |
| SPI_HOST_CS_L | Yes | Yes | T11,T12,T13 | Yes | T11,T8,T12 | INOUT |
| SPI_DEV_D0 | Yes | Yes | T6,T11,T87 | Yes | T6,T11,T87 | INOUT |
| SPI_DEV_D1 | Yes | Yes | T6,T11,T87 | Yes | T6,T11,T87 | INOUT |
| SPI_DEV_D2 | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INOUT |
| SPI_DEV_D3 | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INOUT |
| SPI_DEV_CLK | Yes | Yes | T6,T11,T87 | Yes | T6,T11,T87 | INOUT |
| SPI_DEV_CS_L | Yes | Yes | T6,T11,T87 | Yes | T6,T11,T87 | INOUT |
| IOR8 | Yes | Yes | T22,T23,T96 | Yes | T22,T23,T96 | INOUT |
| IOR9 | Yes | Yes | T22,T23,T24 | Yes | T22,T23,T96 | INOUT |
| IOA0 | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INOUT |
| IOA1 | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INOUT |
| IOA2 | Yes | Yes | T16,T143,T144 | Yes | T16,T143,T144 | INOUT |
| IOA3 | Yes | Yes | T16,T26,T27 | Yes | T16,T26,T27 | INOUT |
| IOA4 | Yes | Yes | T16,T26,T142 | Yes | T16,T26,T142 | INOUT |
| IOA5 | Yes | Yes | T16,T26,T142 | Yes | T16,T26,T142 | INOUT |
| IOA6 | Yes | Yes | T16,T26,T27 | Yes | T16,T8,T26 | INOUT |
| IOA7 | Yes | Yes | T16,T11,T26 | Yes | T16,T11,T26 | INOUT |
| IOA8 | Yes | Yes | T16,T11,T26 | Yes | T16,T11,T8 | INOUT |
| IOB0 | Yes | Yes | T11,T32,T33 | Yes | T11,T32,T33 | INOUT |
| IOB1 | Yes | Yes | T11,T32,T33 | Yes | T11,T8,T32 | INOUT |
| IOB2 | Yes | Yes | T11,T204,T206 | Yes | T11,T204,T206 | INOUT |
| IOB3 | Yes | Yes | T11,T22,T23 | Yes | T11,T23,T96 | INOUT |
| IOB4 | Yes | Yes | T88,T218,T219 | Yes | T88,T218,T219 | INOUT |
| IOB5 | Yes | Yes | T88,T218,T219 | Yes | T88,T218,T219 | INOUT |
| IOB6 | Yes | Yes | T16,T22,T23 | Yes | T16,T23,T96 | INOUT |
| IOB7 | Yes | Yes | T17,T16,T18 | Yes | T17,T16,T18 | INOUT |
| IOB8 | Yes | Yes | T16,T11,T23 | Yes | T16,T11,T23 | INOUT |
| IOB9 | Yes | Yes | T220,T16,T11 | Yes | T220,T16,T11 | INOUT |
| IOB10 | Yes | Yes | T220,T16,T143 | Yes | T220,T16,T143 | INOUT |
| IOB11 | Yes | Yes | T16,T143,T11 | Yes | T16,T143,T11 | INOUT |
| IOB12 | Yes | Yes | T16,T143,T11 | Yes | T16,T143,T11 | INOUT |
| IOC0 | Yes | Yes | T44,T45,T6 | Yes | T42,T43,T276 | INOUT |
| IOC1 | Yes | Yes | T6,T87,T153 | Yes | T153,T8,T155 | INOUT |
| IOC2 | Yes | Yes | T6,T87,T153 | Yes | T153,T155,T365 | INOUT |
| IOC3 | Yes | Yes | T6,T221,T108 | Yes | T6,T221,T108 | INOUT |
| IOC4 | Yes | Yes | T44,T45,T6 | Yes | T44,T45,T6 | INOUT |
| IOC5 | Yes | Yes | T69,T70,T71 | Yes | T69,T70,T71 | INOUT |
| IOC6 | Yes | Yes | T48,T67,T61 | Yes | T48,T67,T61 | INOUT |
| IOC7 | Yes | Yes | T23,T96,T24 | Yes | T19,T20,T22 | INOUT |
| IOC8 | Yes | Yes | T69,T70,T71 | Yes | T69,T70,T71 | INOUT |
| IOC9 | Yes | Yes | T16,T23,T96 | Yes | T16,T22,T23 | INOUT |
| IOC10 | Yes | Yes | T16,T143,T144 | Yes | T16,T143,T144 | INOUT |
| IOC11 | Yes | Yes | T16,T143,T144 | Yes | T16,T143,T144 | INOUT |
| IOC12 | Yes | Yes | T16,T143,T144 | Yes | T16,T143,T144 | INOUT |
| IOR0 | Yes | Yes | T45,T46,T47 | Yes | T45,T46,T47 | INOUT |
| IOR1 | Yes | Yes | T45,T46,T47 | Yes | T45,T46,T47 | INOUT |
| IOR2 | Yes | Yes | T45,T46,T47 | Yes | T45,T46,T47 | INOUT |
| IOR3 | Yes | Yes | T45,T46,T47 | Yes | T45,T46,T47 | INOUT |
| IOR4 | Yes | Yes | T46,T47,T48 | Yes | T45,T46,T47 | INOUT |
| IOR5 | Yes | Yes | T16,T11,T22 | Yes | T16,T11,T22 | INOUT |
| IOR6 | Yes | Yes | T16,T11,T23 | Yes | T16,T11,T22 | INOUT |
| IOR7 | Yes | Yes | T16,T11,T204 | Yes | T16,T11,T204 | INOUT |
| IOR10 | Yes | Yes | T16,T11,T204 | Yes | T16,T11,T204 | INOUT |
| IOR11 | Yes | Yes | T16,T11,T204 | Yes | T16,T11,T204 | INOUT |
| IOR12 | Yes | Yes | T16,T27,T217 | Yes | T16,T27,T217 | INOUT |
| IOR13 | Yes | Yes | T17,T16,T18 | Yes | T17,T16,T18 | INOUT |

| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 25 | 20 | 80.00 | |
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 283 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 857 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 870 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 899 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 907 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 914 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 917 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 923 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 925 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 929 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 932 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1097 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1098 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1099 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1107 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1124 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1125 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1126 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1127 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1132 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1134 | 1 | 1 | 100.00 |
| Line No. | Covered | Statements | |
|---|---|---|---|
| 282 | 1 | 1 | |
| 283 | 1 | 1 | |
| 857 | 0 | 1 | |
| 870 | 0 | 1 | |
| 899 | 0 | 1 | |
| 907 | 0 | 1 | |
| 914 | 1 | 1 | |
| 917 | 1 | 1 | |
| 923 | 1 | 1 | |
| 925 | 1 | 1 | |
| 929 | 0 | 1 | |
| 932 | 1 | 1 | |
| 1097 | 1 | 1 | |
| 1098 | 1 | 1 | |
| 1099 | 1 | 1 | |
| 1100 | 1 | 1 | |
| 1107 | 1 | 1 | |
| 1124 | 1 | 1 | |
| 1125 | 1 | 1 | |
| 1126 | 1 | 1 | |
| 1127 | 1 | 1 | |
| 1131 | 1 | 1 | |
| 1132 | 1 | 1 | |
| 1133 | 1 | 1 | |
| 1134 | 1 | 1 |

| Total | Covered | Percent | |
|---|---|---|---|
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 |
LINE 79
EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
-----------------------------------1-----------------------------------
| -1- | Status | Tests |
|---|---|---|
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T4 |

| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 66 | 64 | 96.97 |
| Total Bits | 132 | 130 | 98.48 |
| Total Bits 0->1 | 66 | 66 | 100.00 |
| Total Bits 1->0 | 66 | 64 | 96.97 |
| Ports | 66 | 64 | 96.97 |
| Port Bits | 132 | 130 | 98.48 |
| Port Bits 0->1 | 66 | 66 | 100.00 |
| Port Bits 1->0 | 66 | 64 | 96.97 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
| POR_N | Yes | Yes | T5,T6,T7 | Yes | T1,T2,T3 | INOUT | |
| USB_P | Yes | Yes | T19,T20,T8 | Yes | T19,T20,T72 | INOUT | |
| USB_N | Yes | Yes | T19,T20,T72 | Yes | T19,T20,T72 | INOUT | |
| CC1 | No | No | Yes | T8,T9,T10 | INOUT | ||
| CC2 | No | No | Yes | T8,T9,T10 | INOUT | ||
| FLASH_TEST_VOLT[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
| FLASH_TEST_MODE0[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
| FLASH_TEST_MODE1[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
| OTP_EXT_VOLT[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV. | ||
| SPI_HOST_D0 | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INOUT | |
| SPI_HOST_D1 | Yes | Yes | T11,T12,T13 | Yes | T11,T8,T12 | INOUT | |
| SPI_HOST_D2 | Yes | Yes | T11,T12,T13 | Yes | T11,T8,T12 | INOUT | |
| SPI_HOST_D3 | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INOUT | |
| SPI_HOST_CLK | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INOUT | |
| SPI_HOST_CS_L | Yes | Yes | T11,T12,T13 | Yes | T11,T8,T12 | INOUT | |
| SPI_DEV_D0 | Yes | Yes | T6,T11,T87 | Yes | T6,T11,T87 | INOUT | |
| SPI_DEV_D1 | Yes | Yes | T6,T11,T87 | Yes | T6,T11,T87 | INOUT | |
| SPI_DEV_D2 | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INOUT | |
| SPI_DEV_D3 | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INOUT | |
| SPI_DEV_CLK | Yes | Yes | T6,T11,T87 | Yes | T6,T11,T87 | INOUT | |
| SPI_DEV_CS_L | Yes | Yes | T6,T11,T87 | Yes | T6,T11,T87 | INOUT | |
| IOR8 | Yes | Yes | T22,T23,T96 | Yes | T22,T23,T96 | INOUT | |
| IOR9 | Yes | Yes | T22,T23,T24 | Yes | T22,T23,T96 | INOUT | |
| IOA0 | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INOUT | |
| IOA1 | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INOUT | |
| IOA2 | Yes | Yes | T16,T143,T144 | Yes | T16,T143,T144 | INOUT | |
| IOA3 | Yes | Yes | T16,T26,T27 | Yes | T16,T26,T27 | INOUT | |
| IOA4 | Yes | Yes | T16,T26,T142 | Yes | T16,T26,T142 | INOUT | |
| IOA5 | Yes | Yes | T16,T26,T142 | Yes | T16,T26,T142 | INOUT | |
| IOA6 | Yes | Yes | T16,T26,T27 | Yes | T16,T8,T26 | INOUT | |
| IOA7 | Yes | Yes | T16,T11,T26 | Yes | T16,T11,T26 | INOUT | |
| IOA8 | Yes | Yes | T16,T11,T26 | Yes | T16,T11,T8 | INOUT | |
| IOB0 | Yes | Yes | T11,T32,T33 | Yes | T11,T32,T33 | INOUT | |
| IOB1 | Yes | Yes | T11,T32,T33 | Yes | T11,T8,T32 | INOUT | |
| IOB2 | Yes | Yes | T11,T204,T206 | Yes | T11,T204,T206 | INOUT | |
| IOB3 | Yes | Yes | T11,T22,T23 | Yes | T11,T23,T96 | INOUT | |
| IOB4 | Yes | Yes | T88,T218,T219 | Yes | T88,T218,T219 | INOUT | |
| IOB5 | Yes | Yes | T88,T218,T219 | Yes | T88,T218,T219 | INOUT | |
| IOB6 | Yes | Yes | T16,T22,T23 | Yes | T16,T23,T96 | INOUT | |
| IOB7 | Yes | Yes | T17,T16,T18 | Yes | T17,T16,T18 | INOUT | |
| IOB8 | Yes | Yes | T16,T11,T23 | Yes | T16,T11,T23 | INOUT | |
| IOB9 | Yes | Yes | T220,T16,T11 | Yes | T220,T16,T11 | INOUT | |
| IOB10 | Yes | Yes | T220,T16,T143 | Yes | T220,T16,T143 | INOUT | |
| IOB11 | Yes | Yes | T16,T143,T11 | Yes | T16,T143,T11 | INOUT | |
| IOB12 | Yes | Yes | T16,T143,T11 | Yes | T16,T143,T11 | INOUT | |
| IOC0 | Yes | Yes | T44,T45,T6 | Yes | T42,T43,T276 | INOUT | |
| IOC1 | Yes | Yes | T6,T87,T153 | Yes | T153,T8,T155 | INOUT | |
| IOC2 | Yes | Yes | T6,T87,T153 | Yes | T153,T155,T365 | INOUT | |
| IOC3 | Yes | Yes | T6,T221,T108 | Yes | T6,T221,T108 | INOUT | |
| IOC4 | Yes | Yes | T44,T45,T6 | Yes | T44,T45,T6 | INOUT | |
| IOC5 | Yes | Yes | T69,T70,T71 | Yes | T69,T70,T71 | INOUT | |
| IOC6 | Yes | Yes | T48,T67,T61 | Yes | T48,T67,T61 | INOUT | |
| IOC7 | Yes | Yes | T23,T96,T24 | Yes | T19,T20,T22 | INOUT | |
| IOC8 | Yes | Yes | T69,T70,T71 | Yes | T69,T70,T71 | INOUT | |
| IOC9 | Yes | Yes | T16,T23,T96 | Yes | T16,T22,T23 | INOUT | |
| IOC10 | Yes | Yes | T16,T143,T144 | Yes | T16,T143,T144 | INOUT | |
| IOC11 | Yes | Yes | T16,T143,T144 | Yes | T16,T143,T144 | INOUT | |
| IOC12 | Yes | Yes | T16,T143,T144 | Yes | T16,T143,T144 | INOUT | |
| IOR0 | Yes | Yes | T45,T46,T47 | Yes | T45,T46,T47 | INOUT | |
| IOR1 | Yes | Yes | T45,T46,T47 | Yes | T45,T46,T47 | INOUT | |
| IOR2 | Yes | Yes | T45,T46,T47 | Yes | T45,T46,T47 | INOUT | |
| IOR3 | Yes | Yes | T45,T46,T47 | Yes | T45,T46,T47 | INOUT | |
| IOR4 | Yes | Yes | T46,T47,T48 | Yes | T45,T46,T47 | INOUT | |
| IOR5 | Yes | Yes | T16,T11,T22 | Yes | T16,T11,T22 | INOUT | |
| IOR6 | Yes | Yes | T16,T11,T23 | Yes | T16,T11,T22 | INOUT | |
| IOR7 | Yes | Yes | T16,T11,T204 | Yes | T16,T11,T204 | INOUT | |
| IOR10 | Yes | Yes | T16,T11,T204 | Yes | T16,T11,T204 | INOUT | |
| IOR11 | Yes | Yes | T16,T11,T204 | Yes | T16,T11,T204 | INOUT | |
| IOR12 | Yes | Yes | T16,T27,T217 | Yes | T16,T27,T217 | INOUT | |
| IOR13 | Yes | Yes | T17,T16,T18 | Yes | T17,T16,T18 | INOUT |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |