Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T9,T13 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T9,T12 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T9,T13 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
29262 |
28737 |
0 |
0 |
selKnown1 |
141507 |
140106 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29262 |
28737 |
0 |
0 |
T1 |
19 |
18 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T25 |
4 |
3 |
0 |
0 |
T29 |
23 |
21 |
0 |
0 |
T30 |
5 |
4 |
0 |
0 |
T31 |
4 |
3 |
0 |
0 |
T43 |
3 |
2 |
0 |
0 |
T44 |
3 |
2 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T62 |
2 |
1 |
0 |
0 |
T113 |
3 |
2 |
0 |
0 |
T116 |
1 |
0 |
0 |
0 |
T164 |
1 |
0 |
0 |
0 |
T165 |
0 |
3 |
0 |
0 |
T174 |
0 |
1 |
0 |
0 |
T175 |
0 |
5 |
0 |
0 |
T183 |
0 |
2 |
0 |
0 |
T187 |
3 |
2 |
0 |
0 |
T188 |
2 |
1 |
0 |
0 |
T189 |
2 |
1 |
0 |
0 |
T190 |
7 |
6 |
0 |
0 |
T191 |
5 |
4 |
0 |
0 |
T192 |
3 |
2 |
0 |
0 |
T193 |
3 |
2 |
0 |
0 |
T194 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141507 |
140106 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T13 |
576 |
575 |
0 |
0 |
T29 |
34 |
32 |
0 |
0 |
T30 |
17 |
33 |
0 |
0 |
T31 |
8 |
17 |
0 |
0 |
T43 |
3 |
2 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T80 |
2 |
1 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T187 |
16 |
29 |
0 |
0 |
T188 |
17 |
32 |
0 |
0 |
T189 |
6 |
11 |
0 |
0 |
T190 |
16 |
26 |
0 |
0 |
T191 |
7 |
6 |
0 |
0 |
T192 |
8 |
7 |
0 |
0 |
T193 |
25 |
24 |
0 |
0 |
T195 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T43,T44 |
0 | 1 | Covered | T7,T43,T44 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T7,T43,T44 |
1 | 1 | Covered | T7,T43,T44 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
725 |
597 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T25 |
4 |
3 |
0 |
0 |
T43 |
3 |
2 |
0 |
0 |
T44 |
3 |
2 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T62 |
2 |
1 |
0 |
0 |
T113 |
3 |
2 |
0 |
0 |
T116 |
1 |
0 |
0 |
0 |
T164 |
1 |
0 |
0 |
0 |
T165 |
0 |
3 |
0 |
0 |
T174 |
0 |
1 |
0 |
0 |
T175 |
0 |
5 |
0 |
0 |
T183 |
0 |
2 |
0 |
0 |
T194 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1792 |
774 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T43 |
3 |
2 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T80 |
2 |
1 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T195 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T196,T197 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T13,T196 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T196,T197 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5415 |
5396 |
0 |
0 |
selKnown1 |
1880 |
1860 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5415 |
5396 |
0 |
0 |
T1 |
19 |
18 |
0 |
0 |
T13 |
1026 |
1025 |
0 |
0 |
T29 |
12 |
11 |
0 |
0 |
T196 |
257 |
256 |
0 |
0 |
T197 |
718 |
717 |
0 |
0 |
T198 |
1026 |
1025 |
0 |
0 |
T199 |
265 |
264 |
0 |
0 |
T200 |
1026 |
1025 |
0 |
0 |
T201 |
838 |
837 |
0 |
0 |
T202 |
114 |
113 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1880 |
1860 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T13 |
576 |
575 |
0 |
0 |
T29 |
22 |
21 |
0 |
0 |
T30 |
0 |
17 |
0 |
0 |
T31 |
0 |
10 |
0 |
0 |
T187 |
0 |
14 |
0 |
0 |
T188 |
0 |
16 |
0 |
0 |
T189 |
0 |
6 |
0 |
0 |
T190 |
0 |
11 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
576 |
575 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T200 |
576 |
575 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T9,T29,T30 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T13,T198 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T29,T30 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
46 |
35 |
0 |
0 |
T29 |
11 |
10 |
0 |
0 |
T30 |
5 |
4 |
0 |
0 |
T31 |
4 |
3 |
0 |
0 |
T187 |
3 |
2 |
0 |
0 |
T188 |
2 |
1 |
0 |
0 |
T189 |
2 |
1 |
0 |
0 |
T190 |
7 |
6 |
0 |
0 |
T191 |
5 |
4 |
0 |
0 |
T192 |
3 |
2 |
0 |
0 |
T193 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137 |
122 |
0 |
0 |
T29 |
12 |
11 |
0 |
0 |
T30 |
17 |
16 |
0 |
0 |
T31 |
8 |
7 |
0 |
0 |
T187 |
16 |
15 |
0 |
0 |
T188 |
17 |
16 |
0 |
0 |
T189 |
6 |
5 |
0 |
0 |
T190 |
16 |
15 |
0 |
0 |
T191 |
7 |
6 |
0 |
0 |
T192 |
8 |
7 |
0 |
0 |
T193 |
25 |
24 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T196,T197 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T196,T197 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5446 |
5426 |
0 |
0 |
selKnown1 |
162 |
145 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5446 |
5426 |
0 |
0 |
T1 |
19 |
18 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T13 |
1026 |
1025 |
0 |
0 |
T29 |
0 |
15 |
0 |
0 |
T196 |
258 |
257 |
0 |
0 |
T197 |
747 |
746 |
0 |
0 |
T198 |
1025 |
1024 |
0 |
0 |
T199 |
287 |
286 |
0 |
0 |
T200 |
1025 |
1024 |
0 |
0 |
T201 |
812 |
811 |
0 |
0 |
T202 |
113 |
112 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162 |
145 |
0 |
0 |
T13 |
2 |
1 |
0 |
0 |
T29 |
19 |
18 |
0 |
0 |
T30 |
17 |
16 |
0 |
0 |
T31 |
13 |
12 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T187 |
24 |
23 |
0 |
0 |
T188 |
15 |
14 |
0 |
0 |
T189 |
0 |
14 |
0 |
0 |
T190 |
0 |
10 |
0 |
0 |
T198 |
2 |
1 |
0 |
0 |
T200 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T9,T10,T11 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T13,T198 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T10,T11 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60 |
47 |
0 |
0 |
T29 |
12 |
11 |
0 |
0 |
T30 |
5 |
4 |
0 |
0 |
T31 |
7 |
6 |
0 |
0 |
T187 |
5 |
4 |
0 |
0 |
T188 |
7 |
6 |
0 |
0 |
T189 |
7 |
6 |
0 |
0 |
T190 |
5 |
4 |
0 |
0 |
T191 |
5 |
4 |
0 |
0 |
T192 |
2 |
1 |
0 |
0 |
T193 |
2 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135 |
121 |
0 |
0 |
T29 |
12 |
11 |
0 |
0 |
T30 |
16 |
15 |
0 |
0 |
T31 |
11 |
10 |
0 |
0 |
T187 |
18 |
17 |
0 |
0 |
T188 |
16 |
15 |
0 |
0 |
T189 |
11 |
10 |
0 |
0 |
T190 |
12 |
11 |
0 |
0 |
T191 |
12 |
11 |
0 |
0 |
T192 |
4 |
3 |
0 |
0 |
T193 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T13,T50 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T13,T198 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T13,T50 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5752 |
5729 |
0 |
0 |
selKnown1 |
497 |
483 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5752 |
5729 |
0 |
0 |
T13 |
1025 |
1024 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
14 |
0 |
0 |
T50 |
1 |
0 |
0 |
0 |
T51 |
1 |
0 |
0 |
0 |
T196 |
358 |
357 |
0 |
0 |
T197 |
701 |
700 |
0 |
0 |
T198 |
1025 |
1024 |
0 |
0 |
T199 |
405 |
404 |
0 |
0 |
T200 |
1025 |
1024 |
0 |
0 |
T201 |
821 |
820 |
0 |
0 |
T202 |
257 |
256 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497 |
483 |
0 |
0 |
T13 |
117 |
116 |
0 |
0 |
T29 |
9 |
8 |
0 |
0 |
T30 |
19 |
18 |
0 |
0 |
T31 |
11 |
10 |
0 |
0 |
T187 |
15 |
14 |
0 |
0 |
T188 |
17 |
16 |
0 |
0 |
T189 |
13 |
12 |
0 |
0 |
T190 |
13 |
12 |
0 |
0 |
T198 |
117 |
116 |
0 |
0 |
T200 |
117 |
116 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T50,T10 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T13,T198 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T50,T10 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T51 |
1 |
0 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T187 |
0 |
3 |
0 |
0 |
T188 |
0 |
6 |
0 |
0 |
T196 |
3 |
2 |
0 |
0 |
T197 |
3 |
2 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
3 |
2 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
3 |
2 |
0 |
0 |
T202 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139 |
125 |
0 |
0 |
T29 |
6 |
5 |
0 |
0 |
T30 |
15 |
14 |
0 |
0 |
T31 |
8 |
7 |
0 |
0 |
T187 |
14 |
13 |
0 |
0 |
T188 |
21 |
20 |
0 |
0 |
T189 |
8 |
7 |
0 |
0 |
T190 |
21 |
20 |
0 |
0 |
T191 |
15 |
14 |
0 |
0 |
T192 |
4 |
3 |
0 |
0 |
T193 |
23 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T9,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T29,T30,T31 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T9,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5777 |
5753 |
0 |
0 |
selKnown1 |
148 |
138 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5777 |
5753 |
0 |
0 |
T13 |
1026 |
1025 |
0 |
0 |
T29 |
0 |
11 |
0 |
0 |
T30 |
0 |
17 |
0 |
0 |
T50 |
1 |
0 |
0 |
0 |
T51 |
1 |
0 |
0 |
0 |
T196 |
358 |
357 |
0 |
0 |
T197 |
731 |
730 |
0 |
0 |
T198 |
1025 |
1024 |
0 |
0 |
T199 |
427 |
426 |
0 |
0 |
T200 |
1025 |
1024 |
0 |
0 |
T201 |
795 |
794 |
0 |
0 |
T202 |
256 |
255 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148 |
138 |
0 |
0 |
T29 |
12 |
11 |
0 |
0 |
T30 |
26 |
25 |
0 |
0 |
T31 |
7 |
6 |
0 |
0 |
T187 |
20 |
19 |
0 |
0 |
T188 |
18 |
17 |
0 |
0 |
T189 |
12 |
11 |
0 |
0 |
T190 |
11 |
10 |
0 |
0 |
T191 |
15 |
14 |
0 |
0 |
T192 |
3 |
2 |
0 |
0 |
T193 |
24 |
23 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T9,T13,T50 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T13,T198 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T13,T50 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
71 |
49 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T30 |
0 |
8 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T51 |
1 |
0 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T188 |
0 |
6 |
0 |
0 |
T189 |
0 |
9 |
0 |
0 |
T196 |
3 |
2 |
0 |
0 |
T197 |
3 |
2 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
3 |
2 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
3 |
2 |
0 |
0 |
T202 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
134 |
119 |
0 |
0 |
T29 |
9 |
8 |
0 |
0 |
T30 |
18 |
17 |
0 |
0 |
T31 |
6 |
5 |
0 |
0 |
T187 |
20 |
19 |
0 |
0 |
T188 |
19 |
18 |
0 |
0 |
T189 |
13 |
12 |
0 |
0 |
T190 |
13 |
12 |
0 |
0 |
T191 |
15 |
14 |
0 |
0 |
T192 |
2 |
1 |
0 |
0 |
T193 |
14 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T9,T65,T45 |
0 | 1 | Covered | T12,T13,T32 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T65,T45 |
1 | 1 | Covered | T12,T13,T32 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1904 |
1880 |
0 |
0 |
selKnown1 |
5249 |
5219 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904 |
1880 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T13 |
576 |
575 |
0 |
0 |
T29 |
0 |
19 |
0 |
0 |
T30 |
0 |
18 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T187 |
0 |
19 |
0 |
0 |
T188 |
0 |
13 |
0 |
0 |
T189 |
0 |
11 |
0 |
0 |
T190 |
0 |
21 |
0 |
0 |
T198 |
576 |
575 |
0 |
0 |
T200 |
576 |
575 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5249 |
5219 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T13 |
1025 |
1024 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
10 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T196 |
221 |
220 |
0 |
0 |
T197 |
701 |
700 |
0 |
0 |
T198 |
1025 |
1024 |
0 |
0 |
T199 |
227 |
226 |
0 |
0 |
T200 |
0 |
1024 |
0 |
0 |
T201 |
0 |
820 |
0 |
0 |
T202 |
0 |
78 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T9,T65,T45 |
0 | 1 | Covered | T12,T13,T32 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T65,T45 |
1 | 1 | Covered | T12,T13,T32 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1904 |
1880 |
0 |
0 |
selKnown1 |
5248 |
5218 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1904 |
1880 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T13 |
576 |
575 |
0 |
0 |
T29 |
0 |
19 |
0 |
0 |
T30 |
0 |
18 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T187 |
0 |
20 |
0 |
0 |
T188 |
0 |
12 |
0 |
0 |
T189 |
0 |
12 |
0 |
0 |
T190 |
0 |
20 |
0 |
0 |
T198 |
576 |
575 |
0 |
0 |
T200 |
576 |
575 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5248 |
5218 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T13 |
1025 |
1024 |
0 |
0 |
T29 |
0 |
17 |
0 |
0 |
T30 |
0 |
10 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T196 |
221 |
220 |
0 |
0 |
T197 |
701 |
700 |
0 |
0 |
T198 |
1025 |
1024 |
0 |
0 |
T199 |
227 |
226 |
0 |
0 |
T200 |
0 |
1024 |
0 |
0 |
T201 |
0 |
820 |
0 |
0 |
T202 |
0 |
78 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T65,T45,T74 |
0 | 1 | Covered | T1,T9,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T65,T45,T74 |
1 | 1 | Covered | T1,T9,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
169 |
138 |
0 |
0 |
selKnown1 |
5263 |
5234 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169 |
138 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T13 |
2 |
1 |
0 |
0 |
T29 |
0 |
12 |
0 |
0 |
T30 |
0 |
23 |
0 |
0 |
T31 |
0 |
8 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T187 |
0 |
13 |
0 |
0 |
T188 |
0 |
18 |
0 |
0 |
T189 |
0 |
9 |
0 |
0 |
T190 |
0 |
9 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
2 |
1 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T200 |
0 |
1 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5263 |
5234 |
0 |
0 |
T13 |
1026 |
1025 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T30 |
0 |
14 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T196 |
221 |
220 |
0 |
0 |
T197 |
731 |
730 |
0 |
0 |
T198 |
1025 |
1024 |
0 |
0 |
T199 |
249 |
248 |
0 |
0 |
T200 |
1025 |
1024 |
0 |
0 |
T201 |
0 |
794 |
0 |
0 |
T202 |
0 |
77 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T65,T45,T74 |
0 | 1 | Covered | T1,T9,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T65,T45,T74 |
1 | 1 | Covered | T1,T9,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
169 |
138 |
0 |
0 |
selKnown1 |
5260 |
5231 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169 |
138 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T13 |
2 |
1 |
0 |
0 |
T29 |
0 |
12 |
0 |
0 |
T30 |
0 |
24 |
0 |
0 |
T31 |
0 |
8 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T187 |
0 |
13 |
0 |
0 |
T188 |
0 |
17 |
0 |
0 |
T189 |
0 |
8 |
0 |
0 |
T190 |
0 |
10 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
2 |
1 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T200 |
0 |
1 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5260 |
5231 |
0 |
0 |
T13 |
1026 |
1025 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T30 |
0 |
14 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T196 |
221 |
220 |
0 |
0 |
T197 |
731 |
730 |
0 |
0 |
T198 |
1025 |
1024 |
0 |
0 |
T199 |
249 |
248 |
0 |
0 |
T200 |
1025 |
1024 |
0 |
0 |
T201 |
0 |
794 |
0 |
0 |
T202 |
0 |
77 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T65,T45,T74 |
0 | 1 | Covered | T9,T13,T10 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T13,T50 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T65,T45,T74 |
1 | 1 | Covered | T9,T13,T10 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
567 |
545 |
0 |
0 |
selKnown1 |
28863 |
28827 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567 |
545 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T13 |
117 |
116 |
0 |
0 |
T29 |
19 |
18 |
0 |
0 |
T30 |
31 |
30 |
0 |
0 |
T31 |
0 |
23 |
0 |
0 |
T187 |
0 |
16 |
0 |
0 |
T188 |
0 |
12 |
0 |
0 |
T189 |
0 |
12 |
0 |
0 |
T190 |
0 |
28 |
0 |
0 |
T198 |
117 |
116 |
0 |
0 |
T200 |
117 |
116 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28863 |
28827 |
0 |
0 |
T1 |
18 |
17 |
0 |
0 |
T4 |
4014 |
4013 |
0 |
0 |
T9 |
2 |
1 |
0 |
0 |
T13 |
1025 |
1024 |
0 |
0 |
T37 |
20 |
19 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T39 |
20 |
19 |
0 |
0 |
T146 |
1664 |
1663 |
0 |
0 |
T206 |
4020 |
4019 |
0 |
0 |
T207 |
2004 |
2003 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T65,T45,T74 |
0 | 1 | Covered | T9,T13,T10 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T13,T50 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T65,T45,T74 |
1 | 1 | Covered | T9,T13,T10 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
556 |
534 |
0 |
0 |
selKnown1 |
28860 |
28824 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556 |
534 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T13 |
117 |
116 |
0 |
0 |
T29 |
20 |
19 |
0 |
0 |
T30 |
28 |
27 |
0 |
0 |
T31 |
0 |
22 |
0 |
0 |
T187 |
0 |
14 |
0 |
0 |
T188 |
0 |
12 |
0 |
0 |
T189 |
0 |
11 |
0 |
0 |
T190 |
0 |
30 |
0 |
0 |
T198 |
117 |
116 |
0 |
0 |
T200 |
117 |
116 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28860 |
28824 |
0 |
0 |
T1 |
18 |
17 |
0 |
0 |
T4 |
4014 |
4013 |
0 |
0 |
T9 |
2 |
1 |
0 |
0 |
T13 |
1025 |
1024 |
0 |
0 |
T37 |
20 |
19 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T39 |
20 |
19 |
0 |
0 |
T146 |
1664 |
1663 |
0 |
0 |
T206 |
4020 |
4019 |
0 |
0 |
T207 |
2004 |
2003 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T208,T209 |
0 | 1 | Covered | T1,T20,T208 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T13,T50 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T208,T209 |
1 | 1 | Covered | T1,T20,T208 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
311 |
267 |
0 |
0 |
selKnown1 |
28870 |
28833 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
311 |
267 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T20 |
8 |
7 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T65 |
1 |
0 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
T200 |
0 |
1 |
0 |
0 |
T208 |
2 |
1 |
0 |
0 |
T209 |
2 |
1 |
0 |
0 |
T210 |
0 |
7 |
0 |
0 |
T211 |
0 |
1 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28870 |
28833 |
0 |
0 |
T1 |
18 |
17 |
0 |
0 |
T4 |
4014 |
4013 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T13 |
1025 |
1024 |
0 |
0 |
T37 |
20 |
19 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T39 |
20 |
19 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T146 |
1664 |
1663 |
0 |
0 |
T206 |
4020 |
4019 |
0 |
0 |
T207 |
2004 |
2003 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T208,T209 |
0 | 1 | Covered | T1,T20,T208 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T13,T50 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T208,T209 |
1 | 1 | Covered | T1,T20,T208 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
317 |
273 |
0 |
0 |
selKnown1 |
28870 |
28833 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
317 |
273 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T20 |
8 |
7 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T65 |
1 |
0 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
T200 |
0 |
1 |
0 |
0 |
T208 |
2 |
1 |
0 |
0 |
T209 |
2 |
1 |
0 |
0 |
T210 |
0 |
7 |
0 |
0 |
T211 |
0 |
1 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28870 |
28833 |
0 |
0 |
T1 |
18 |
17 |
0 |
0 |
T4 |
4014 |
4013 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T13 |
1025 |
1024 |
0 |
0 |
T37 |
20 |
19 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T39 |
20 |
19 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T146 |
1664 |
1663 |
0 |
0 |
T206 |
4020 |
4019 |
0 |
0 |
T207 |
2004 |
2003 |
0 |
0 |