Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : chip_earlgrey_asic
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.90 80.00 100.00 95.71

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut 92.83 80.00 100.00 98.48



Module Instance : tb.dut

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.83 80.00 100.00 98.48


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.36 95.52 93.83 95.38 94.55 97.53


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
tb


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
top_earlgrey 95.11 95.45 93.35 95.37 94.33 97.02
u_ast 93.28 93.28
u_padring 99.04 99.21 99.81 96.57 99.60 100.00
u_prim_usb_diff_rx 96.30 100.00 88.89 100.00

Line Coverage for Module : chip_earlgrey_asic
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28311100.00
CONT_ASSIGN857100.00
CONT_ASSIGN870100.00
CONT_ASSIGN899100.00
CONT_ASSIGN907100.00
CONT_ASSIGN91411100.00
CONT_ASSIGN91711100.00
CONT_ASSIGN92311100.00
CONT_ASSIGN92511100.00
CONT_ASSIGN929100.00
CONT_ASSIGN93211100.00
CONT_ASSIGN109711100.00
CONT_ASSIGN109811100.00
CONT_ASSIGN109911100.00
CONT_ASSIGN110011100.00
CONT_ASSIGN110711100.00
CONT_ASSIGN112411100.00
CONT_ASSIGN112511100.00
CONT_ASSIGN112611100.00
CONT_ASSIGN112711100.00
CONT_ASSIGN113111100.00
CONT_ASSIGN113211100.00
CONT_ASSIGN113311100.00
CONT_ASSIGN113411100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
282 1 1
283 1 1
857 0 1
870 0 1
899 0 1
907 0 1
914 1 1
917 1 1
923 1 1
925 1 1
929 0 1
932 1 1
1097 1 1
1098 1 1
1099 1 1
1100 1 1
1107 1 1
1124 1 1
1125 1 1
1126 1 1
1127 1 1
1131 1 1
1132 1 1
1133 1 1
1134 1 1


Cond Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT6,T262,T331

Toggle Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Totals 70 64 91.43
Total Bits 140 134 95.71
Total Bits 0->1 70 70 100.00
Total Bits 1->0 70 64 91.43

Ports 70 64 91.43
Port Bits 140 134 95.71
Port Bits 0->1 70 70 100.00
Port Bits 1->0 70 64 91.43

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
POR_N Yes Yes T6,T7,T8 Yes T1,T2,T3 INOUT
USB_P Yes Yes T15,T16,T17 Yes T15,T16,T17 INOUT
USB_N Yes Yes T15,T16,T17 Yes T15,T16,T17 INOUT
CC1 No No Yes T9,T10,T11 INOUT
CC2 No No Yes T9,T10,T11 INOUT
FLASH_TEST_VOLT No No Yes T9,T10,T11 INOUT
FLASH_TEST_MODE0 No No Yes T9,T10,T11 INOUT
FLASH_TEST_MODE1 No No Yes T9,T10,T11 INOUT
OTP_EXT_VOLT No No Yes T9,T10,T11 INOUT
SPI_HOST_D0 Yes Yes T1,T12,T13 Yes T1,T12,T13 INOUT
SPI_HOST_D1 Yes Yes T1,T12,T13 Yes T1,T12,T13 INOUT
SPI_HOST_D2 Yes Yes T13,T196,T197 Yes T13,T10,T196 INOUT
SPI_HOST_D3 Yes Yes T13,T196,T197 Yes T13,T196,T197 INOUT
SPI_HOST_CLK Yes Yes T1,T12,T13 Yes T1,T12,T13 INOUT
SPI_HOST_CS_L Yes Yes T1,T12,T13 Yes T1,T9,T12 INOUT
SPI_DEV_D0 Yes Yes T1,T4,T37 Yes T1,T4,T37 INOUT
SPI_DEV_D1 Yes Yes T1,T4,T37 Yes T1,T4,T37 INOUT
SPI_DEV_D2 Yes Yes T13,T50,T196 Yes T9,T13,T50 INOUT
SPI_DEV_D3 Yes Yes T13,T50,T196 Yes T13,T50,T10 INOUT
SPI_DEV_CLK Yes Yes T1,T4,T37 Yes T1,T4,T37 INOUT
SPI_DEV_CS_L Yes Yes T1,T4,T54 Yes T1,T4,T206 INOUT
IOR8 Yes Yes T20,T208,T209 Yes T20,T54,T208 INOUT
IOR9 Yes Yes T20,T21,T22 Yes T20,T54,T208 INOUT
IOA0 Yes Yes T4,T5,T14 Yes T4,T5,T14 INOUT
IOA1 Yes Yes T4,T5,T14 Yes T4,T5,T14 INOUT
IOA2 Yes Yes T14,T25,T26 Yes T14,T25,T26 INOUT
IOA3 Yes Yes T14,T25,T26 Yes T14,T25,T26 INOUT
IOA4 Yes Yes T114,T142,T14 Yes T114,T142,T14 INOUT
IOA5 Yes Yes T114,T142,T14 Yes T114,T142,T14 INOUT
IOA6 Yes Yes T14,T25,T26 Yes T14,T25,T26 INOUT
IOA7 Yes Yes T37,T215,T14 Yes T37,T215,T14 INOUT
IOA8 Yes Yes T215,T14,T25 Yes T215,T14,T25 INOUT
IOB0 Yes Yes T13,T198,T200 Yes T13,T10,T198 INOUT
IOB1 Yes Yes T13,T198,T200 Yes T13,T10,T198 INOUT
IOB2 Yes Yes T13,T198,T200 Yes T13,T10,T198 INOUT
IOB3 Yes Yes T20,T208,T209 Yes T20,T208,T209 INOUT
IOB4 Yes Yes T216,T340,T372 Yes T216,T9,T340 INOUT
IOB5 Yes Yes T216,T9,T13 Yes T216,T9,T13 INOUT
IOB6 Yes Yes T20,T25,T208 Yes T20,T25,T208 INOUT
IOB7 Yes Yes T20,T25,T18 Yes T20,T25,T18 INOUT
IOB8 Yes Yes T20,T25,T208 Yes T20,T25,T208 INOUT
IOB9 Yes Yes T20,T25,T217 Yes T20,T25,T217 INOUT
IOB10 Yes Yes T25,T217,T218 Yes T25,T217,T218 INOUT
IOB11 Yes Yes T25,T218,T219 Yes T25,T218,T219 INOUT
IOB12 Yes Yes T25,T218,T219 Yes T25,T218,T219 INOUT
IOC0 Yes Yes T8,T4,T42 Yes T41,T207,T146 INOUT
IOC1 Yes Yes T4,T206,T207 Yes T9,T207,T146 INOUT
IOC2 Yes Yes T4,T206,T207 Yes T9,T207,T146 INOUT
IOC3 Yes Yes T115,T220,T221 Yes T115,T220,T221 INOUT
IOC4 Yes Yes T8,T115,T42 Yes T8,T115,T42 INOUT
IOC5 Yes Yes T194,T222,T64 Yes T194,T222,T9 INOUT
IOC6 Yes Yes T7,T114,T115 Yes T7,T114,T115 INOUT
IOC7 Yes Yes T20,T208,T209 Yes T20,T15,T208 INOUT
IOC8 Yes Yes T194,T222,T64 Yes T194,T222,T9 INOUT
IOC9 Yes Yes T20,T25,T208 Yes T20,T25,T208 INOUT
IOC10 Yes Yes T25,T218,T27 Yes T25,T218,T27 INOUT
IOC11 Yes Yes T25,T218,T27 Yes T25,T218,T27 INOUT
IOC12 Yes Yes T25,T218,T27 Yes T25,T218,T27 INOUT
IOR0 Yes Yes T7,T43,T44 Yes T7,T43,T44 INOUT
IOR1 Yes Yes T7,T43,T44 Yes T7,T43,T44 INOUT
IOR2 Yes Yes T7,T43,T44 Yes T7,T43,T44 INOUT
IOR3 Yes Yes T7,T43,T44 Yes T7,T43,T44 INOUT
IOR4 Yes Yes T7,T43,T44 Yes T7,T43,T44 INOUT
IOR5 Yes Yes T20,T25,T212 Yes T20,T25,T212 INOUT
IOR6 Yes Yes T20,T25,T27 Yes T20,T25,T212 INOUT
IOR7 Yes Yes T25,T27,T13 Yes T25,T27,T13 INOUT
IOR10 Yes Yes T25,T27,T13 Yes T25,T27,T13 INOUT
IOR11 Yes Yes T25,T27,T13 Yes T25,T27,T13 INOUT
IOR12 Yes Yes T25,T27,T79 Yes T25,T27,T79 INOUT
IOR13 Yes Yes T25,T208,T209 Yes T20,T25,T208 INOUT

Line Coverage for Instance : tb.dut
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28311100.00
CONT_ASSIGN857100.00
CONT_ASSIGN870100.00
CONT_ASSIGN899100.00
CONT_ASSIGN907100.00
CONT_ASSIGN91411100.00
CONT_ASSIGN91711100.00
CONT_ASSIGN92311100.00
CONT_ASSIGN92511100.00
CONT_ASSIGN929100.00
CONT_ASSIGN93211100.00
CONT_ASSIGN109711100.00
CONT_ASSIGN109811100.00
CONT_ASSIGN109911100.00
CONT_ASSIGN110011100.00
CONT_ASSIGN110711100.00
CONT_ASSIGN112411100.00
CONT_ASSIGN112511100.00
CONT_ASSIGN112611100.00
CONT_ASSIGN112711100.00
CONT_ASSIGN113111100.00
CONT_ASSIGN113211100.00
CONT_ASSIGN113311100.00
CONT_ASSIGN113411100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
282 1 1
283 1 1
857 0 1
870 0 1
899 0 1
907 0 1
914 1 1
917 1 1
923 1 1
925 1 1
929 0 1
932 1 1
1097 1 1
1098 1 1
1099 1 1
1100 1 1
1107 1 1
1124 1 1
1125 1 1
1126 1 1
1127 1 1
1131 1 1
1132 1 1
1133 1 1
1134 1 1


Cond Coverage for Instance : tb.dut
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT6,T262,T331

Toggle Coverage for Instance : tb.dut
TotalCoveredPercent
Totals 66 64 96.97
Total Bits 132 130 98.48
Total Bits 0->1 66 66 100.00
Total Bits 1->0 66 64 96.97

Ports 66 64 96.97
Port Bits 132 130 98.48
Port Bits 0->1 66 66 100.00
Port Bits 1->0 66 64 96.97

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirectionExclude Annotation
POR_N Yes Yes T6,T7,T8 Yes T1,T2,T3 INOUT
USB_P Yes Yes T15,T16,T17 Yes T15,T16,T17 INOUT
USB_N Yes Yes T15,T16,T17 Yes T15,T16,T17 INOUT
CC1 No No Yes T9,T10,T11 INOUT
CC2 No No Yes T9,T10,T11 INOUT
FLASH_TEST_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE0[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE1[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
OTP_EXT_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV.
SPI_HOST_D0 Yes Yes T1,T12,T13 Yes T1,T12,T13 INOUT
SPI_HOST_D1 Yes Yes T1,T12,T13 Yes T1,T12,T13 INOUT
SPI_HOST_D2 Yes Yes T13,T196,T197 Yes T13,T10,T196 INOUT
SPI_HOST_D3 Yes Yes T13,T196,T197 Yes T13,T196,T197 INOUT
SPI_HOST_CLK Yes Yes T1,T12,T13 Yes T1,T12,T13 INOUT
SPI_HOST_CS_L Yes Yes T1,T12,T13 Yes T1,T9,T12 INOUT
SPI_DEV_D0 Yes Yes T1,T4,T37 Yes T1,T4,T37 INOUT
SPI_DEV_D1 Yes Yes T1,T4,T37 Yes T1,T4,T37 INOUT
SPI_DEV_D2 Yes Yes T13,T50,T196 Yes T9,T13,T50 INOUT
SPI_DEV_D3 Yes Yes T13,T50,T196 Yes T13,T50,T10 INOUT
SPI_DEV_CLK Yes Yes T1,T4,T37 Yes T1,T4,T37 INOUT
SPI_DEV_CS_L Yes Yes T1,T4,T54 Yes T1,T4,T206 INOUT
IOR8 Yes Yes T20,T208,T209 Yes T20,T54,T208 INOUT
IOR9 Yes Yes T20,T21,T22 Yes T20,T54,T208 INOUT
IOA0 Yes Yes T4,T5,T14 Yes T4,T5,T14 INOUT
IOA1 Yes Yes T4,T5,T14 Yes T4,T5,T14 INOUT
IOA2 Yes Yes T14,T25,T26 Yes T14,T25,T26 INOUT
IOA3 Yes Yes T14,T25,T26 Yes T14,T25,T26 INOUT
IOA4 Yes Yes T114,T142,T14 Yes T114,T142,T14 INOUT
IOA5 Yes Yes T114,T142,T14 Yes T114,T142,T14 INOUT
IOA6 Yes Yes T14,T25,T26 Yes T14,T25,T26 INOUT
IOA7 Yes Yes T37,T215,T14 Yes T37,T215,T14 INOUT
IOA8 Yes Yes T215,T14,T25 Yes T215,T14,T25 INOUT
IOB0 Yes Yes T13,T198,T200 Yes T13,T10,T198 INOUT
IOB1 Yes Yes T13,T198,T200 Yes T13,T10,T198 INOUT
IOB2 Yes Yes T13,T198,T200 Yes T13,T10,T198 INOUT
IOB3 Yes Yes T20,T208,T209 Yes T20,T208,T209 INOUT
IOB4 Yes Yes T216,T340,T372 Yes T216,T9,T340 INOUT
IOB5 Yes Yes T216,T9,T13 Yes T216,T9,T13 INOUT
IOB6 Yes Yes T20,T25,T208 Yes T20,T25,T208 INOUT
IOB7 Yes Yes T20,T25,T18 Yes T20,T25,T18 INOUT
IOB8 Yes Yes T20,T25,T208 Yes T20,T25,T208 INOUT
IOB9 Yes Yes T20,T25,T217 Yes T20,T25,T217 INOUT
IOB10 Yes Yes T25,T217,T218 Yes T25,T217,T218 INOUT
IOB11 Yes Yes T25,T218,T219 Yes T25,T218,T219 INOUT
IOB12 Yes Yes T25,T218,T219 Yes T25,T218,T219 INOUT
IOC0 Yes Yes T8,T4,T42 Yes T41,T207,T146 INOUT
IOC1 Yes Yes T4,T206,T207 Yes T9,T207,T146 INOUT
IOC2 Yes Yes T4,T206,T207 Yes T9,T207,T146 INOUT
IOC3 Yes Yes T115,T220,T221 Yes T115,T220,T221 INOUT
IOC4 Yes Yes T8,T115,T42 Yes T8,T115,T42 INOUT
IOC5 Yes Yes T194,T222,T64 Yes T194,T222,T9 INOUT
IOC6 Yes Yes T7,T114,T115 Yes T7,T114,T115 INOUT
IOC7 Yes Yes T20,T208,T209 Yes T20,T15,T208 INOUT
IOC8 Yes Yes T194,T222,T64 Yes T194,T222,T9 INOUT
IOC9 Yes Yes T20,T25,T208 Yes T20,T25,T208 INOUT
IOC10 Yes Yes T25,T218,T27 Yes T25,T218,T27 INOUT
IOC11 Yes Yes T25,T218,T27 Yes T25,T218,T27 INOUT
IOC12 Yes Yes T25,T218,T27 Yes T25,T218,T27 INOUT
IOR0 Yes Yes T7,T43,T44 Yes T7,T43,T44 INOUT
IOR1 Yes Yes T7,T43,T44 Yes T7,T43,T44 INOUT
IOR2 Yes Yes T7,T43,T44 Yes T7,T43,T44 INOUT
IOR3 Yes Yes T7,T43,T44 Yes T7,T43,T44 INOUT
IOR4 Yes Yes T7,T43,T44 Yes T7,T43,T44 INOUT
IOR5 Yes Yes T20,T25,T212 Yes T20,T25,T212 INOUT
IOR6 Yes Yes T20,T25,T27 Yes T20,T25,T212 INOUT
IOR7 Yes Yes T25,T27,T13 Yes T25,T27,T13 INOUT
IOR10 Yes Yes T25,T27,T13 Yes T25,T27,T13 INOUT
IOR11 Yes Yes T25,T27,T13 Yes T25,T27,T13 INOUT
IOR12 Yes Yes T25,T27,T79 Yes T25,T27,T79 INOUT
IOR13 Yes Yes T25,T208,T209 Yes T20,T25,T208 INOUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%