SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
75.00 | 75.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
75.00 | 75.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
90.03 | 92.94 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
75.00 | 75.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
75.00 | 75.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
90.03 | 92.94 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
87.50 | 87.50 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
87.50 | 87.50 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
90.03 | 92.94 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
88.61 | 98.93 | 79.65 | 98.84 | 73.65 | 92.00 | u_pinmux_aon |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
91.30 | 99.83 | 66.67 | 100.00 | 100.00 | 90.00 | u_rv_plic |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
90.03 | 92.94 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T6,T4 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T21,T70,T73 | Yes | T21,T70,T73 | INPUT |
alert_req_i | Yes | Yes | T248,T249,T131 | Yes | T248,T249,T131 | INPUT |
alert_ack_o | Yes | Yes | T248,T249,T131 | Yes | T248,T249,T131 | OUTPUT |
alert_state_o | Yes | Yes | T249,T131,T193 | Yes | T248,T249,T131 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T87,T21,T70 | Yes | T87,T21,T70 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T87,T88,T170 | Yes | T87,T88,T170 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T87,T88,T170 | Yes | T87,T88,T170 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T87,T21,T70 | Yes | T87,T21,T70 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 9 | 75.00 |
Total Bits | 24 | 18 | 75.00 |
Total Bits 0->1 | 12 | 9 | 75.00 |
Total Bits 1->0 | 12 | 9 | 75.00 |
Ports | 12 | 9 | 75.00 |
Port Bits | 24 | 18 | 75.00 |
Port Bits 0->1 | 12 | 9 | 75.00 |
Port Bits 1->0 | 12 | 9 | 75.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T6,T4 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T52,T53,T54 | Yes | T52,T53,T54 | INPUT |
alert_req_i | No | No | No | INPUT | ||
alert_ack_o | No | No | No | OUTPUT | ||
alert_state_o | No | No | No | OUTPUT | ||
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T87,T88,T90 | Yes | T87,T88,T90 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T87,T88,T90 | Yes | T87,T88,T90 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T87,T88,T90 | Yes | T87,T88,T90 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T87,T88,T90 | Yes | T87,T88,T90 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 9 | 75.00 |
Total Bits | 24 | 18 | 75.00 |
Total Bits 0->1 | 12 | 9 | 75.00 |
Total Bits 1->0 | 12 | 9 | 75.00 |
Ports | 12 | 9 | 75.00 |
Port Bits | 24 | 18 | 75.00 |
Port Bits 0->1 | 12 | 9 | 75.00 |
Port Bits 1->0 | 12 | 9 | 75.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T6,T4 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T70,T73,T252 | Yes | T70,T73,T252 | INPUT |
alert_req_i | No | No | No | INPUT | ||
alert_ack_o | No | No | No | OUTPUT | ||
alert_state_o | No | No | No | OUTPUT | ||
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T87,T70,T73 | Yes | T87,T70,T73 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T87,T88,T90 | Yes | T87,T88,T90 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T87,T88,T90 | Yes | T87,T88,T90 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T87,T70,T73 | Yes | T87,T70,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 10 | 83.33 |
Total Bits | 24 | 21 | 87.50 |
Total Bits 0->1 | 12 | 11 | 91.67 |
Total Bits 1->0 | 12 | 10 | 83.33 |
Ports | 12 | 10 | 83.33 |
Port Bits | 24 | 21 | 87.50 |
Port Bits 0->1 | 12 | 11 | 91.67 |
Port Bits 1->0 | 12 | 10 | 83.33 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T6,T4 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T52,T53,T54 | Yes | T52,T53,T54 | INPUT |
alert_req_i | Yes | Yes | T391 | Yes | T391 | INPUT |
alert_ack_o | No | No | No | OUTPUT | ||
alert_state_o | No | No | Yes | T391 | OUTPUT | |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T87,T88,T170 | Yes | T87,T88,T170 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T87,T88,T170 | Yes | T87,T88,T170 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T87,T88,T170 | Yes | T87,T88,T170 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T87,T88,T170 | Yes | T87,T88,T170 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T6,T4,T7 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T52,T53,T54 | Yes | T52,T53,T54 | INPUT |
alert_req_i | Yes | Yes | T89,T95,T98 | Yes | T89,T95,T96 | INPUT |
alert_ack_o | Yes | Yes | T89,T95,T96 | Yes | T89,T95,T96 | OUTPUT |
alert_state_o | Yes | Yes | T89,T95,T98 | Yes | T89,T95,T96 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T87,T88,T89 | Yes | T87,T88,T89 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T87,T88,T90 | Yes | T87,T88,T90 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T87,T88,T90 | Yes | T87,T88,T90 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T87,T88,T89 | Yes | T87,T88,T89 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T6,T4 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T21,T52,T53 | Yes | T21,T52,T53 | INPUT |
alert_req_i | Yes | Yes | T312,T313,T316 | Yes | T312,T313,T314 | INPUT |
alert_ack_o | Yes | Yes | T312,T313,T314 | Yes | T312,T313,T314 | OUTPUT |
alert_state_o | Yes | Yes | T312,T313,T316 | Yes | T312,T313,T314 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T87,T21,T88 | Yes | T87,T21,T88 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T87,T88,T170 | Yes | T87,T88,T170 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T87,T88,T170 | Yes | T87,T88,T170 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T87,T21,T88 | Yes | T87,T21,T88 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T6,T4 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T52,T53,T54 | Yes | T52,T53,T54 | INPUT |
alert_req_i | Yes | Yes | T248,T249,T131 | Yes | T248,T249,T131 | INPUT |
alert_ack_o | Yes | Yes | T248,T249,T131 | Yes | T248,T249,T131 | OUTPUT |
alert_state_o | Yes | Yes | T249,T131,T193 | Yes | T248,T249,T131 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T87,T248,T249 | Yes | T87,T248,T249 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T87,T88,T90 | Yes | T87,T88,T90 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T87,T88,T90 | Yes | T87,T88,T90 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T87,T248,T249 | Yes | T87,T248,T249 | OUTPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |