Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T20,T21,T62 |
| 1 | 0 | Covered | T20,T21,T62 |
| 1 | 1 | Covered | T20,T21,T100 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T20,T21,T62 |
| 1 | 0 | Covered | T20,T21,T100 |
| 1 | 1 | Covered | T20,T21,T62 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
10585 |
0 |
0 |
| T7 |
1798 |
0 |
0 |
0 |
| T8 |
1009 |
0 |
0 |
0 |
| T13 |
1446 |
0 |
0 |
0 |
| T20 |
1256 |
2 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T50 |
658 |
0 |
0 |
0 |
| T54 |
0 |
3 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
7 |
0 |
0 |
| T57 |
245866 |
3 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T59 |
0 |
4 |
0 |
0 |
| T60 |
0 |
4 |
0 |
0 |
| T62 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
27184 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T103 |
0 |
4 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
405 |
0 |
0 |
0 |
| T106 |
464 |
0 |
0 |
0 |
| T107 |
536 |
0 |
0 |
0 |
| T108 |
564 |
0 |
0 |
0 |
| T109 |
5025 |
0 |
0 |
0 |
| T111 |
0 |
4 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
14 |
0 |
0 |
| T161 |
109891 |
0 |
0 |
0 |
| T259 |
26026 |
0 |
0 |
0 |
| T328 |
67343 |
0 |
0 |
0 |
| T379 |
23404 |
0 |
0 |
0 |
| T392 |
0 |
6 |
0 |
0 |
| T393 |
0 |
3 |
0 |
0 |
| T394 |
0 |
2 |
0 |
0 |
| T410 |
54954 |
0 |
0 |
0 |
| T411 |
88555 |
0 |
0 |
0 |
| T412 |
41505 |
0 |
0 |
0 |
| T413 |
71428 |
0 |
0 |
0 |
| T414 |
15790 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
10601 |
0 |
0 |
| T7 |
93686 |
0 |
0 |
0 |
| T8 |
48679 |
0 |
0 |
0 |
| T13 |
146526 |
0 |
0 |
0 |
| T20 |
44998 |
2 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T50 |
53589 |
0 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
7 |
0 |
0 |
| T57 |
2320 |
3 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T59 |
0 |
4 |
0 |
0 |
| T60 |
0 |
4 |
0 |
0 |
| T62 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
27184 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T103 |
0 |
4 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
27285 |
0 |
0 |
0 |
| T106 |
20501 |
0 |
0 |
0 |
| T107 |
27552 |
0 |
0 |
0 |
| T108 |
37488 |
0 |
0 |
0 |
| T109 |
576037 |
0 |
0 |
0 |
| T111 |
0 |
4 |
0 |
0 |
| T137 |
0 |
2 |
0 |
0 |
| T138 |
0 |
14 |
0 |
0 |
| T161 |
109891 |
0 |
0 |
0 |
| T259 |
26026 |
0 |
0 |
0 |
| T328 |
67343 |
0 |
0 |
0 |
| T379 |
23404 |
0 |
0 |
0 |
| T392 |
0 |
6 |
0 |
0 |
| T393 |
0 |
3 |
0 |
0 |
| T394 |
0 |
2 |
0 |
0 |
| T410 |
54954 |
0 |
0 |
0 |
| T411 |
88555 |
0 |
0 |
0 |
| T412 |
41505 |
0 |
0 |
0 |
| T413 |
71428 |
0 |
0 |
0 |
| T414 |
15790 |
0 |
0 |
0 |