Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T14,T10 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T13,T14 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T14,T10 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
28177 |
27663 |
0 |
0 |
selKnown1 |
144236 |
142829 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28177 |
27663 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
3 |
2 |
0 |
0 |
T13 |
19 |
18 |
0 |
0 |
T14 |
19 |
18 |
0 |
0 |
T16 |
33 |
32 |
0 |
0 |
T32 |
29 |
27 |
0 |
0 |
T34 |
5 |
4 |
0 |
0 |
T44 |
1026 |
1025 |
0 |
0 |
T49 |
2 |
1 |
0 |
0 |
T50 |
1 |
0 |
0 |
0 |
T63 |
3 |
2 |
0 |
0 |
T67 |
24 |
23 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T118 |
1 |
0 |
0 |
0 |
T166 |
3 |
2 |
0 |
0 |
T169 |
0 |
5 |
0 |
0 |
T170 |
0 |
5 |
0 |
0 |
T189 |
0 |
2 |
0 |
0 |
T190 |
6 |
5 |
0 |
0 |
T191 |
4 |
3 |
0 |
0 |
T192 |
4 |
3 |
0 |
0 |
T193 |
6 |
5 |
0 |
0 |
T194 |
11 |
10 |
0 |
0 |
T195 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144236 |
142829 |
0 |
0 |
T1 |
545 |
544 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T32 |
6 |
11 |
0 |
0 |
T33 |
8 |
15 |
0 |
0 |
T34 |
8 |
23 |
0 |
0 |
T35 |
2 |
1 |
0 |
0 |
T36 |
2 |
1 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T114 |
0 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T190 |
18 |
40 |
0 |
0 |
T191 |
9 |
16 |
0 |
0 |
T192 |
9 |
21 |
0 |
0 |
T193 |
18 |
17 |
0 |
0 |
T194 |
7 |
6 |
0 |
0 |
T195 |
16 |
15 |
0 |
0 |
T196 |
0 |
4 |
0 |
0 |
T197 |
18 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T50,T8 |
0 | 1 | Covered | T7,T50,T8 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T7,T50,T8 |
1 | 1 | Covered | T7,T50,T8 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
882 |
752 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
3 |
2 |
0 |
0 |
T16 |
33 |
32 |
0 |
0 |
T49 |
2 |
1 |
0 |
0 |
T50 |
1 |
0 |
0 |
0 |
T63 |
3 |
2 |
0 |
0 |
T67 |
24 |
23 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T118 |
1 |
0 |
0 |
0 |
T166 |
3 |
2 |
0 |
0 |
T169 |
0 |
5 |
0 |
0 |
T170 |
0 |
5 |
0 |
0 |
T189 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1763 |
748 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T35 |
2 |
1 |
0 |
0 |
T36 |
2 |
1 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T114 |
0 |
1 |
0 |
0 |
T148 |
0 |
1 |
0 |
0 |
T196 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T44,T198,T199 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T13,T14 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T44,T198,T199 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
4688 |
4669 |
0 |
0 |
selKnown1 |
2419 |
2399 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4688 |
4669 |
0 |
0 |
T13 |
19 |
18 |
0 |
0 |
T14 |
19 |
18 |
0 |
0 |
T32 |
20 |
19 |
0 |
0 |
T44 |
1026 |
1025 |
0 |
0 |
T198 |
286 |
285 |
0 |
0 |
T199 |
246 |
245 |
0 |
0 |
T200 |
297 |
296 |
0 |
0 |
T201 |
607 |
606 |
0 |
0 |
T202 |
1026 |
1025 |
0 |
0 |
T203 |
1026 |
1025 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2419 |
2399 |
0 |
0 |
T1 |
545 |
544 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T44 |
576 |
575 |
0 |
0 |
T190 |
0 |
23 |
0 |
0 |
T191 |
0 |
8 |
0 |
0 |
T192 |
0 |
13 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
T202 |
576 |
575 |
0 |
0 |
T203 |
576 |
575 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T10,T44 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T11,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
55 |
43 |
0 |
0 |
T32 |
9 |
8 |
0 |
0 |
T34 |
5 |
4 |
0 |
0 |
T190 |
6 |
5 |
0 |
0 |
T191 |
4 |
3 |
0 |
0 |
T192 |
4 |
3 |
0 |
0 |
T193 |
6 |
5 |
0 |
0 |
T194 |
11 |
10 |
0 |
0 |
T195 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124 |
107 |
0 |
0 |
T32 |
6 |
5 |
0 |
0 |
T33 |
8 |
7 |
0 |
0 |
T34 |
8 |
7 |
0 |
0 |
T190 |
18 |
17 |
0 |
0 |
T191 |
9 |
8 |
0 |
0 |
T192 |
9 |
8 |
0 |
0 |
T193 |
18 |
17 |
0 |
0 |
T194 |
7 |
6 |
0 |
0 |
T195 |
16 |
15 |
0 |
0 |
T197 |
18 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T44,T198 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T15,T10 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T44,T198 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
4696 |
4676 |
0 |
0 |
selKnown1 |
157 |
139 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4696 |
4676 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T13 |
19 |
18 |
0 |
0 |
T14 |
19 |
18 |
0 |
0 |
T32 |
0 |
23 |
0 |
0 |
T44 |
1026 |
1025 |
0 |
0 |
T198 |
294 |
293 |
0 |
0 |
T199 |
247 |
246 |
0 |
0 |
T200 |
297 |
296 |
0 |
0 |
T201 |
613 |
612 |
0 |
0 |
T202 |
1026 |
1025 |
0 |
0 |
T203 |
1026 |
1025 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157 |
139 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T32 |
13 |
12 |
0 |
0 |
T33 |
9 |
8 |
0 |
0 |
T34 |
0 |
18 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T190 |
0 |
24 |
0 |
0 |
T191 |
0 |
14 |
0 |
0 |
T192 |
0 |
3 |
0 |
0 |
T202 |
2 |
1 |
0 |
0 |
T203 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T32,T33 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T10,T44 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T32,T33 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
47 |
36 |
0 |
0 |
T32 |
5 |
4 |
0 |
0 |
T33 |
4 |
3 |
0 |
0 |
T34 |
4 |
3 |
0 |
0 |
T190 |
3 |
2 |
0 |
0 |
T191 |
2 |
1 |
0 |
0 |
T192 |
4 |
3 |
0 |
0 |
T193 |
6 |
5 |
0 |
0 |
T194 |
7 |
6 |
0 |
0 |
T195 |
6 |
5 |
0 |
0 |
T197 |
5 |
4 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128 |
111 |
0 |
0 |
T32 |
9 |
8 |
0 |
0 |
T33 |
8 |
7 |
0 |
0 |
T34 |
9 |
8 |
0 |
0 |
T190 |
25 |
24 |
0 |
0 |
T191 |
11 |
10 |
0 |
0 |
T192 |
6 |
5 |
0 |
0 |
T193 |
14 |
13 |
0 |
0 |
T194 |
10 |
9 |
0 |
0 |
T195 |
20 |
19 |
0 |
0 |
T197 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T14,T44 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T44,T11,T202 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T14,T44 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5082 |
5060 |
0 |
0 |
selKnown1 |
499 |
485 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5082 |
5060 |
0 |
0 |
T32 |
0 |
21 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T34 |
0 |
8 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T198 |
454 |
453 |
0 |
0 |
T199 |
393 |
392 |
0 |
0 |
T200 |
444 |
443 |
0 |
0 |
T201 |
591 |
590 |
0 |
0 |
T202 |
1025 |
1024 |
0 |
0 |
T203 |
1025 |
1024 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
499 |
485 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T33 |
12 |
11 |
0 |
0 |
T34 |
15 |
14 |
0 |
0 |
T44 |
117 |
116 |
0 |
0 |
T190 |
25 |
24 |
0 |
0 |
T191 |
11 |
10 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
T197 |
0 |
15 |
0 |
0 |
T202 |
117 |
116 |
0 |
0 |
T203 |
117 |
116 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T44,T198,T56 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T44,T11,T202 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T44,T198,T56 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
67 |
46 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T190 |
0 |
8 |
0 |
0 |
T191 |
0 |
1 |
0 |
0 |
T192 |
0 |
5 |
0 |
0 |
T198 |
3 |
2 |
0 |
0 |
T199 |
3 |
2 |
0 |
0 |
T200 |
3 |
2 |
0 |
0 |
T201 |
3 |
2 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129 |
114 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T33 |
16 |
15 |
0 |
0 |
T34 |
11 |
10 |
0 |
0 |
T190 |
16 |
15 |
0 |
0 |
T191 |
12 |
11 |
0 |
0 |
T192 |
6 |
5 |
0 |
0 |
T193 |
23 |
22 |
0 |
0 |
T194 |
8 |
7 |
0 |
0 |
T195 |
17 |
16 |
0 |
0 |
T197 |
13 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T14,T44 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T32,T33 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T14,T44 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5106 |
5083 |
0 |
0 |
selKnown1 |
296 |
285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5106 |
5083 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T32 |
0 |
20 |
0 |
0 |
T33 |
0 |
10 |
0 |
0 |
T34 |
0 |
8 |
0 |
0 |
T44 |
1026 |
1025 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T198 |
462 |
461 |
0 |
0 |
T199 |
394 |
393 |
0 |
0 |
T200 |
444 |
443 |
0 |
0 |
T201 |
597 |
596 |
0 |
0 |
T202 |
1026 |
1025 |
0 |
0 |
T203 |
1026 |
1025 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
296 |
285 |
0 |
0 |
T1 |
139 |
138 |
0 |
0 |
T32 |
10 |
9 |
0 |
0 |
T33 |
12 |
11 |
0 |
0 |
T34 |
22 |
21 |
0 |
0 |
T190 |
19 |
18 |
0 |
0 |
T191 |
16 |
15 |
0 |
0 |
T192 |
6 |
5 |
0 |
0 |
T193 |
25 |
24 |
0 |
0 |
T194 |
15 |
14 |
0 |
0 |
T197 |
11 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T44,T198 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T10,T44 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T44,T198 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68 |
46 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T32 |
0 |
11 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T190 |
0 |
1 |
0 |
0 |
T191 |
0 |
6 |
0 |
0 |
T192 |
0 |
6 |
0 |
0 |
T197 |
0 |
3 |
0 |
0 |
T198 |
3 |
2 |
0 |
0 |
T199 |
3 |
2 |
0 |
0 |
T200 |
3 |
2 |
0 |
0 |
T201 |
3 |
2 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135 |
119 |
0 |
0 |
T32 |
7 |
6 |
0 |
0 |
T33 |
7 |
6 |
0 |
0 |
T34 |
13 |
12 |
0 |
0 |
T190 |
11 |
10 |
0 |
0 |
T191 |
15 |
14 |
0 |
0 |
T192 |
8 |
7 |
0 |
0 |
T193 |
22 |
21 |
0 |
0 |
T194 |
14 |
13 |
0 |
0 |
T195 |
21 |
20 |
0 |
0 |
T197 |
11 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T10,T44 |
0 | 1 | Covered | T1,T15,T44 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T13,T14 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T10,T44 |
1 | 1 | Covered | T1,T15,T44 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2488 |
2466 |
0 |
0 |
selKnown1 |
4507 |
4478 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2488 |
2466 |
0 |
0 |
T1 |
546 |
545 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
12 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T44 |
576 |
575 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T190 |
0 |
33 |
0 |
0 |
T191 |
0 |
14 |
0 |
0 |
T192 |
0 |
26 |
0 |
0 |
T202 |
576 |
575 |
0 |
0 |
T203 |
576 |
575 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4507 |
4478 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T33 |
0 |
10 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T198 |
249 |
248 |
0 |
0 |
T199 |
211 |
210 |
0 |
0 |
T200 |
258 |
257 |
0 |
0 |
T201 |
591 |
590 |
0 |
0 |
T202 |
1025 |
1024 |
0 |
0 |
T203 |
0 |
1024 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T10,T44 |
0 | 1 | Covered | T1,T15,T44 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T13,T14 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T10,T44 |
1 | 1 | Covered | T1,T15,T44 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2486 |
2464 |
0 |
0 |
selKnown1 |
4509 |
4480 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2486 |
2464 |
0 |
0 |
T1 |
546 |
545 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
13 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T44 |
576 |
575 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T190 |
0 |
33 |
0 |
0 |
T191 |
0 |
16 |
0 |
0 |
T192 |
0 |
24 |
0 |
0 |
T202 |
576 |
575 |
0 |
0 |
T203 |
576 |
575 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4509 |
4480 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T33 |
0 |
10 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T198 |
249 |
248 |
0 |
0 |
T199 |
211 |
210 |
0 |
0 |
T200 |
258 |
257 |
0 |
0 |
T201 |
591 |
590 |
0 |
0 |
T202 |
1025 |
1024 |
0 |
0 |
T203 |
0 |
1024 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T44,T57 |
0 | 1 | Covered | T1,T13,T14 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T13,T14 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T44,T57 |
1 | 1 | Covered | T1,T13,T14 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
209 |
179 |
0 |
0 |
selKnown1 |
4524 |
4493 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209 |
179 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T32 |
0 |
9 |
0 |
0 |
T33 |
0 |
16 |
0 |
0 |
T34 |
0 |
13 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T190 |
0 |
24 |
0 |
0 |
T191 |
0 |
5 |
0 |
0 |
T192 |
0 |
25 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
T203 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4524 |
4493 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T32 |
0 |
15 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T44 |
1026 |
1025 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T198 |
257 |
256 |
0 |
0 |
T199 |
212 |
211 |
0 |
0 |
T200 |
258 |
257 |
0 |
0 |
T201 |
597 |
596 |
0 |
0 |
T202 |
0 |
1025 |
0 |
0 |
T203 |
0 |
1025 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T44,T57 |
0 | 1 | Covered | T1,T13,T14 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T13,T14 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T44,T57 |
1 | 1 | Covered | T1,T13,T14 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
210 |
180 |
0 |
0 |
selKnown1 |
4524 |
4493 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
210 |
180 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T32 |
0 |
9 |
0 |
0 |
T33 |
0 |
17 |
0 |
0 |
T34 |
0 |
12 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T190 |
0 |
25 |
0 |
0 |
T191 |
0 |
5 |
0 |
0 |
T192 |
0 |
27 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
T203 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4524 |
4493 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T33 |
0 |
7 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T44 |
1026 |
1025 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T198 |
257 |
256 |
0 |
0 |
T199 |
212 |
211 |
0 |
0 |
T200 |
258 |
257 |
0 |
0 |
T201 |
597 |
596 |
0 |
0 |
T202 |
0 |
1025 |
0 |
0 |
T203 |
0 |
1025 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T44,T56 |
0 | 1 | Covered | T10,T44,T11 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T44,T198 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T10,T44,T56 |
1 | 1 | Covered | T10,T44,T11 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
538 |
517 |
0 |
0 |
selKnown1 |
30123 |
30087 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
538 |
517 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T44 |
117 |
116 |
0 |
0 |
T51 |
1 |
0 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T190 |
0 |
21 |
0 |
0 |
T191 |
0 |
15 |
0 |
0 |
T192 |
0 |
20 |
0 |
0 |
T197 |
0 |
12 |
0 |
0 |
T202 |
117 |
116 |
0 |
0 |
T203 |
117 |
116 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30123 |
30087 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T13 |
18 |
17 |
0 |
0 |
T14 |
18 |
17 |
0 |
0 |
T41 |
20 |
19 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T71 |
1669 |
1668 |
0 |
0 |
T146 |
1673 |
1672 |
0 |
0 |
T198 |
488 |
487 |
0 |
0 |
T206 |
2005 |
2004 |
0 |
0 |
T207 |
4726 |
4725 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T44,T56 |
0 | 1 | Covered | T10,T44,T11 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T44,T198 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T10,T44,T56 |
1 | 1 | Covered | T10,T44,T11 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
538 |
517 |
0 |
0 |
selKnown1 |
30124 |
30088 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
538 |
517 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T44 |
117 |
116 |
0 |
0 |
T51 |
1 |
0 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T190 |
0 |
21 |
0 |
0 |
T191 |
0 |
16 |
0 |
0 |
T192 |
0 |
19 |
0 |
0 |
T197 |
0 |
11 |
0 |
0 |
T202 |
117 |
116 |
0 |
0 |
T203 |
117 |
116 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30124 |
30088 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T13 |
18 |
17 |
0 |
0 |
T14 |
18 |
17 |
0 |
0 |
T41 |
20 |
19 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T71 |
1669 |
1668 |
0 |
0 |
T146 |
1673 |
1672 |
0 |
0 |
T198 |
488 |
487 |
0 |
0 |
T206 |
2005 |
2004 |
0 |
0 |
T207 |
4726 |
4725 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T208,T23 |
0 | 1 | Covered | T1,T13,T14 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T44,T198,T56 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T208,T23 |
1 | 1 | Covered | T1,T13,T14 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
508 |
464 |
0 |
0 |
selKnown1 |
30138 |
30102 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
508 |
464 |
0 |
0 |
T1 |
134 |
133 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T24 |
2 |
1 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T208 |
29 |
28 |
0 |
0 |
T209 |
2 |
1 |
0 |
0 |
T210 |
0 |
7 |
0 |
0 |
T211 |
0 |
7 |
0 |
0 |
T212 |
0 |
35 |
0 |
0 |
T213 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30138 |
30102 |
0 |
0 |
T13 |
18 |
17 |
0 |
0 |
T14 |
18 |
17 |
0 |
0 |
T41 |
20 |
19 |
0 |
0 |
T42 |
0 |
19 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T71 |
1669 |
1668 |
0 |
0 |
T146 |
1673 |
1672 |
0 |
0 |
T198 |
496 |
495 |
0 |
0 |
T206 |
2005 |
2004 |
0 |
0 |
T207 |
4726 |
4725 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T208,T23 |
0 | 1 | Covered | T1,T13,T14 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T44,T198,T56 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T208,T23 |
1 | 1 | Covered | T1,T13,T14 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
509 |
465 |
0 |
0 |
selKnown1 |
30137 |
30101 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509 |
465 |
0 |
0 |
T1 |
134 |
133 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T24 |
2 |
1 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T208 |
29 |
28 |
0 |
0 |
T209 |
2 |
1 |
0 |
0 |
T210 |
0 |
7 |
0 |
0 |
T211 |
0 |
7 |
0 |
0 |
T212 |
0 |
35 |
0 |
0 |
T213 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30137 |
30101 |
0 |
0 |
T13 |
18 |
17 |
0 |
0 |
T14 |
18 |
17 |
0 |
0 |
T41 |
20 |
19 |
0 |
0 |
T42 |
0 |
19 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T71 |
1669 |
1668 |
0 |
0 |
T146 |
1673 |
1672 |
0 |
0 |
T198 |
496 |
495 |
0 |
0 |
T206 |
2005 |
2004 |
0 |
0 |
T207 |
4726 |
4725 |
0 |
0 |