Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : chip_earlgrey_asic
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.90 80.00 100.00 95.71

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut 92.83 80.00 100.00 98.48



Module Instance : tb.dut

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.83 80.00 100.00 98.48


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.46 95.49 94.05 95.34 94.90 97.53


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
tb


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
top_earlgrey 95.21 95.42 93.59 95.34 94.69 97.02
u_ast 93.28 93.28
u_padring 99.04 99.21 99.81 96.57 99.60 100.00
u_prim_usb_diff_rx 96.30 100.00 88.89 100.00

Line Coverage for Module : chip_earlgrey_asic
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28311100.00
CONT_ASSIGN857100.00
CONT_ASSIGN870100.00
CONT_ASSIGN899100.00
CONT_ASSIGN907100.00
CONT_ASSIGN91411100.00
CONT_ASSIGN91711100.00
CONT_ASSIGN92311100.00
CONT_ASSIGN92511100.00
CONT_ASSIGN929100.00
CONT_ASSIGN93211100.00
CONT_ASSIGN109711100.00
CONT_ASSIGN109811100.00
CONT_ASSIGN109911100.00
CONT_ASSIGN110011100.00
CONT_ASSIGN110711100.00
CONT_ASSIGN112411100.00
CONT_ASSIGN112511100.00
CONT_ASSIGN112611100.00
CONT_ASSIGN112711100.00
CONT_ASSIGN113111100.00
CONT_ASSIGN113211100.00
CONT_ASSIGN113311100.00
CONT_ASSIGN113411100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
282 1 1
283 1 1
857 0 1
870 0 1
899 0 1
907 0 1
914 1 1
917 1 1
923 1 1
925 1 1
929 0 1
932 1 1
1097 1 1
1098 1 1
1099 1 1
1100 1 1
1107 1 1
1124 1 1
1125 1 1
1126 1 1
1127 1 1
1131 1 1
1132 1 1
1133 1 1
1134 1 1


Cond Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT4,T5,T6

Toggle Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Totals 70 64 91.43
Total Bits 140 134 95.71
Total Bits 0->1 70 70 100.00
Total Bits 1->0 70 64 91.43

Ports 70 64 91.43
Port Bits 140 134 95.71
Port Bits 0->1 70 70 100.00
Port Bits 1->0 70 64 91.43

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
POR_N Yes Yes T7,T8,T9 Yes T1,T2,T3 INOUT
USB_P Yes Yes T19,T75,T10 Yes T19,T75,T76 INOUT
USB_N Yes Yes T19,T75,T76 Yes T19,T75,T76 INOUT
CC1 No No Yes T10,T11,T12 INOUT
CC2 No No Yes T10,T11,T12 INOUT
FLASH_TEST_VOLT No No Yes T10,T11,T12 INOUT
FLASH_TEST_MODE0 No No Yes T10,T11,T12 INOUT
FLASH_TEST_MODE1 No No Yes T10,T11,T12 INOUT
OTP_EXT_VOLT No No Yes T10,T11,T12 INOUT
SPI_HOST_D0 Yes Yes T13,T14,T15 Yes T13,T14,T15 INOUT
SPI_HOST_D1 Yes Yes T13,T14,T15 Yes T13,T14,T15 INOUT
SPI_HOST_D2 Yes Yes T44,T198,T199 Yes T61,T44,T198 INOUT
SPI_HOST_D3 Yes Yes T44,T198,T199 Yes T44,T198,T199 INOUT
SPI_HOST_CLK Yes Yes T13,T14,T15 Yes T13,T14,T15 INOUT
SPI_HOST_CS_L Yes Yes T13,T14,T15 Yes T13,T14,T15 INOUT
SPI_DEV_D0 Yes Yes T13,T14,T71 Yes T13,T14,T10 INOUT
SPI_DEV_D1 Yes Yes T13,T14,T71 Yes T13,T14,T71 INOUT
SPI_DEV_D2 Yes Yes T44,T198,T56 Yes T10,T44,T198 INOUT
SPI_DEV_D3 Yes Yes T44,T198,T56 Yes T44,T198,T56 INOUT
SPI_DEV_CLK Yes Yes T13,T14,T71 Yes T13,T14,T10 INOUT
SPI_DEV_CS_L Yes Yes T13,T14,T100 Yes T13,T14,T10 INOUT
IOR8 Yes Yes T208,T23,T209 Yes T208,T23,T100 INOUT
IOR9 Yes Yes T208,T23,T24 Yes T208,T23,T100 INOUT
IOA0 Yes Yes T16,T17,T18 Yes T16,T17,T18 INOUT
IOA1 Yes Yes T16,T17,T18 Yes T16,T17,T18 INOUT
IOA2 Yes Yes T16,T143,T28 Yes T16,T143,T28 INOUT
IOA3 Yes Yes T16,T28,T29 Yes T16,T28,T29 INOUT
IOA4 Yes Yes T16,T141,T142 Yes T16,T141,T142 INOUT
IOA5 Yes Yes T16,T141,T142 Yes T16,T141,T142 INOUT
IOA6 Yes Yes T16,T28,T29 Yes T16,T28,T10 INOUT
IOA7 Yes Yes T215,T16,T216 Yes T215,T16,T216 INOUT
IOA8 Yes Yes T215,T16,T216 Yes T215,T16,T216 INOUT
IOB0 Yes Yes T1,T44,T202 Yes T1,T44,T202 INOUT
IOB1 Yes Yes T1,T44,T202 Yes T1,T44,T202 INOUT
IOB2 Yes Yes T44,T202,T203 Yes T10,T44,T202 INOUT
IOB3 Yes Yes T1,T208,T23 Yes T1,T208,T23 INOUT
IOB4 Yes Yes T1,T217,T218 Yes T1,T217,T218 INOUT
IOB5 Yes Yes T217,T218,T219 Yes T217,T218,T219 INOUT
IOB6 Yes Yes T16,T208,T23 Yes T16,T208,T23 INOUT
IOB7 Yes Yes T20,T21,T16 Yes T20,T21,T16 INOUT
IOB8 Yes Yes T16,T208,T23 Yes T16,T208,T209 INOUT
IOB9 Yes Yes T16,T23,T220 Yes T16,T220,T28 INOUT
IOB10 Yes Yes T16,T143,T221 Yes T16,T143,T221 INOUT
IOB11 Yes Yes T16,T143,T221 Yes T16,T143,T221 INOUT
IOB12 Yes Yes T16,T143,T221 Yes T16,T143,T221 INOUT
IOC0 Yes Yes T2,T47,T48 Yes T45,T10,T71 INOUT
IOC1 Yes Yes T71,T206,T207 Yes T71,T206,T146 INOUT
IOC2 Yes Yes T71,T206,T207 Yes T71,T206,T146 INOUT
IOC3 Yes Yes T222,T223,T10 Yes T222,T223,T10 INOUT
IOC4 Yes Yes T2,T47,T48 Yes T2,T47,T48 INOUT
IOC5 Yes Yes T67,T226,T225 Yes T67,T226,T70 INOUT
IOC6 Yes Yes T7,T50,T8 Yes T7,T50,T8 INOUT
IOC7 Yes Yes T19,T208,T23 Yes T19,T208,T23 INOUT
IOC8 Yes Yes T67,T226,T225 Yes T67,T226,T225 INOUT
IOC9 Yes Yes T16,T23,T209 Yes T16,T23,T209 INOUT
IOC10 Yes Yes T16,T143,T221 Yes T16,T143,T221 INOUT
IOC11 Yes Yes T16,T143,T221 Yes T16,T143,T221 INOUT
IOC12 Yes Yes T16,T143,T221 Yes T16,T143,T221 INOUT
IOR0 Yes Yes T7,T8,T49 Yes T7,T8,T49 INOUT
IOR1 Yes Yes T7,T8,T49 Yes T7,T8,T49 INOUT
IOR2 Yes Yes T7,T8,T49 Yes T7,T8,T49 INOUT
IOR3 Yes Yes T7,T8,T49 Yes T7,T8,T49 INOUT
IOR4 Yes Yes T7,T8,T49 Yes T7,T50,T8 INOUT
IOR5 Yes Yes T16,T28,T44 Yes T16,T28,T44 INOUT
IOR6 Yes Yes T16,T28,T44 Yes T16,T28,T44 INOUT
IOR7 Yes Yes T16,T28,T44 Yes T16,T28,T44 INOUT
IOR10 Yes Yes T16,T28,T44 Yes T16,T28,T44 INOUT
IOR11 Yes Yes T16,T28,T44 Yes T16,T28,T44 INOUT
IOR12 Yes Yes T16,T28,T29 Yes T16,T28,T29 INOUT
IOR13 Yes Yes T20,T21,T16 Yes T20,T21,T16 INOUT

Line Coverage for Instance : tb.dut
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28311100.00
CONT_ASSIGN857100.00
CONT_ASSIGN870100.00
CONT_ASSIGN899100.00
CONT_ASSIGN907100.00
CONT_ASSIGN91411100.00
CONT_ASSIGN91711100.00
CONT_ASSIGN92311100.00
CONT_ASSIGN92511100.00
CONT_ASSIGN929100.00
CONT_ASSIGN93211100.00
CONT_ASSIGN109711100.00
CONT_ASSIGN109811100.00
CONT_ASSIGN109911100.00
CONT_ASSIGN110011100.00
CONT_ASSIGN110711100.00
CONT_ASSIGN112411100.00
CONT_ASSIGN112511100.00
CONT_ASSIGN112611100.00
CONT_ASSIGN112711100.00
CONT_ASSIGN113111100.00
CONT_ASSIGN113211100.00
CONT_ASSIGN113311100.00
CONT_ASSIGN113411100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
282 1 1
283 1 1
857 0 1
870 0 1
899 0 1
907 0 1
914 1 1
917 1 1
923 1 1
925 1 1
929 0 1
932 1 1
1097 1 1
1098 1 1
1099 1 1
1100 1 1
1107 1 1
1124 1 1
1125 1 1
1126 1 1
1127 1 1
1131 1 1
1132 1 1
1133 1 1
1134 1 1


Cond Coverage for Instance : tb.dut
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT4,T5,T6

Toggle Coverage for Instance : tb.dut
TotalCoveredPercent
Totals 66 64 96.97
Total Bits 132 130 98.48
Total Bits 0->1 66 66 100.00
Total Bits 1->0 66 64 96.97

Ports 66 64 96.97
Port Bits 132 130 98.48
Port Bits 0->1 66 66 100.00
Port Bits 1->0 66 64 96.97

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirectionExclude Annotation
POR_N Yes Yes T7,T8,T9 Yes T1,T2,T3 INOUT
USB_P Yes Yes T19,T75,T10 Yes T19,T75,T76 INOUT
USB_N Yes Yes T19,T75,T76 Yes T19,T75,T76 INOUT
CC1 No No Yes T10,T11,T12 INOUT
CC2 No No Yes T10,T11,T12 INOUT
FLASH_TEST_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE0[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE1[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
OTP_EXT_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV.
SPI_HOST_D0 Yes Yes T13,T14,T15 Yes T13,T14,T15 INOUT
SPI_HOST_D1 Yes Yes T13,T14,T15 Yes T13,T14,T15 INOUT
SPI_HOST_D2 Yes Yes T44,T198,T199 Yes T61,T44,T198 INOUT
SPI_HOST_D3 Yes Yes T44,T198,T199 Yes T44,T198,T199 INOUT
SPI_HOST_CLK Yes Yes T13,T14,T15 Yes T13,T14,T15 INOUT
SPI_HOST_CS_L Yes Yes T13,T14,T15 Yes T13,T14,T15 INOUT
SPI_DEV_D0 Yes Yes T13,T14,T71 Yes T13,T14,T10 INOUT
SPI_DEV_D1 Yes Yes T13,T14,T71 Yes T13,T14,T71 INOUT
SPI_DEV_D2 Yes Yes T44,T198,T56 Yes T10,T44,T198 INOUT
SPI_DEV_D3 Yes Yes T44,T198,T56 Yes T44,T198,T56 INOUT
SPI_DEV_CLK Yes Yes T13,T14,T71 Yes T13,T14,T10 INOUT
SPI_DEV_CS_L Yes Yes T13,T14,T100 Yes T13,T14,T10 INOUT
IOR8 Yes Yes T208,T23,T209 Yes T208,T23,T100 INOUT
IOR9 Yes Yes T208,T23,T24 Yes T208,T23,T100 INOUT
IOA0 Yes Yes T16,T17,T18 Yes T16,T17,T18 INOUT
IOA1 Yes Yes T16,T17,T18 Yes T16,T17,T18 INOUT
IOA2 Yes Yes T16,T143,T28 Yes T16,T143,T28 INOUT
IOA3 Yes Yes T16,T28,T29 Yes T16,T28,T29 INOUT
IOA4 Yes Yes T16,T141,T142 Yes T16,T141,T142 INOUT
IOA5 Yes Yes T16,T141,T142 Yes T16,T141,T142 INOUT
IOA6 Yes Yes T16,T28,T29 Yes T16,T28,T10 INOUT
IOA7 Yes Yes T215,T16,T216 Yes T215,T16,T216 INOUT
IOA8 Yes Yes T215,T16,T216 Yes T215,T16,T216 INOUT
IOB0 Yes Yes T1,T44,T202 Yes T1,T44,T202 INOUT
IOB1 Yes Yes T1,T44,T202 Yes T1,T44,T202 INOUT
IOB2 Yes Yes T44,T202,T203 Yes T10,T44,T202 INOUT
IOB3 Yes Yes T1,T208,T23 Yes T1,T208,T23 INOUT
IOB4 Yes Yes T1,T217,T218 Yes T1,T217,T218 INOUT
IOB5 Yes Yes T217,T218,T219 Yes T217,T218,T219 INOUT
IOB6 Yes Yes T16,T208,T23 Yes T16,T208,T23 INOUT
IOB7 Yes Yes T20,T21,T16 Yes T20,T21,T16 INOUT
IOB8 Yes Yes T16,T208,T23 Yes T16,T208,T209 INOUT
IOB9 Yes Yes T16,T23,T220 Yes T16,T220,T28 INOUT
IOB10 Yes Yes T16,T143,T221 Yes T16,T143,T221 INOUT
IOB11 Yes Yes T16,T143,T221 Yes T16,T143,T221 INOUT
IOB12 Yes Yes T16,T143,T221 Yes T16,T143,T221 INOUT
IOC0 Yes Yes T2,T47,T48 Yes T45,T10,T71 INOUT
IOC1 Yes Yes T71,T206,T207 Yes T71,T206,T146 INOUT
IOC2 Yes Yes T71,T206,T207 Yes T71,T206,T146 INOUT
IOC3 Yes Yes T222,T223,T10 Yes T222,T223,T10 INOUT
IOC4 Yes Yes T2,T47,T48 Yes T2,T47,T48 INOUT
IOC5 Yes Yes T67,T226,T225 Yes T67,T226,T70 INOUT
IOC6 Yes Yes T7,T50,T8 Yes T7,T50,T8 INOUT
IOC7 Yes Yes T19,T208,T23 Yes T19,T208,T23 INOUT
IOC8 Yes Yes T67,T226,T225 Yes T67,T226,T225 INOUT
IOC9 Yes Yes T16,T23,T209 Yes T16,T23,T209 INOUT
IOC10 Yes Yes T16,T143,T221 Yes T16,T143,T221 INOUT
IOC11 Yes Yes T16,T143,T221 Yes T16,T143,T221 INOUT
IOC12 Yes Yes T16,T143,T221 Yes T16,T143,T221 INOUT
IOR0 Yes Yes T7,T8,T49 Yes T7,T8,T49 INOUT
IOR1 Yes Yes T7,T8,T49 Yes T7,T8,T49 INOUT
IOR2 Yes Yes T7,T8,T49 Yes T7,T8,T49 INOUT
IOR3 Yes Yes T7,T8,T49 Yes T7,T8,T49 INOUT
IOR4 Yes Yes T7,T8,T49 Yes T7,T50,T8 INOUT
IOR5 Yes Yes T16,T28,T44 Yes T16,T28,T44 INOUT
IOR6 Yes Yes T16,T28,T44 Yes T16,T28,T44 INOUT
IOR7 Yes Yes T16,T28,T44 Yes T16,T28,T44 INOUT
IOR10 Yes Yes T16,T28,T44 Yes T16,T28,T44 INOUT
IOR11 Yes Yes T16,T28,T44 Yes T16,T28,T44 INOUT
IOR12 Yes Yes T16,T28,T29 Yes T16,T28,T29 INOUT
IOR13 Yes Yes T20,T21,T16 Yes T20,T21,T16 INOUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%