Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T17,T60,T18 |
| 1 | 0 | Covered | T17,T60,T18 |
| 1 | 1 | Covered | T17,T60,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T17,T60,T18 |
| 1 | 0 | Covered | T17,T60,T18 |
| 1 | 1 | Covered | T17,T60,T18 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
10842 |
0 |
0 |
| T6 |
770 |
0 |
0 |
0 |
| T7 |
12923 |
0 |
0 |
0 |
| T16 |
41425 |
7 |
0 |
0 |
| T17 |
4455 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T28 |
0 |
5 |
0 |
0 |
| T39 |
915 |
0 |
0 |
0 |
| T51 |
792 |
0 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
250439 |
3 |
0 |
0 |
| T57 |
0 |
7 |
0 |
0 |
| T58 |
0 |
7 |
0 |
0 |
| T59 |
0 |
4 |
0 |
0 |
| T64 |
1044 |
0 |
0 |
0 |
| T72 |
37859 |
0 |
0 |
0 |
| T103 |
0 |
4 |
0 |
0 |
| T104 |
0 |
4 |
0 |
0 |
| T105 |
493 |
0 |
0 |
0 |
| T106 |
335 |
0 |
0 |
0 |
| T107 |
1427 |
0 |
0 |
0 |
| T108 |
749 |
0 |
0 |
0 |
| T110 |
0 |
1 |
0 |
0 |
| T139 |
0 |
3 |
0 |
0 |
| T140 |
0 |
28 |
0 |
0 |
| T141 |
0 |
8 |
0 |
0 |
| T152 |
141175 |
0 |
0 |
0 |
| T188 |
57893 |
0 |
0 |
0 |
| T205 |
158613 |
0 |
0 |
0 |
| T245 |
53512 |
0 |
0 |
0 |
| T396 |
0 |
3 |
0 |
0 |
| T397 |
0 |
1 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
1 |
0 |
0 |
| T418 |
21138 |
0 |
0 |
0 |
| T419 |
36552 |
0 |
0 |
0 |
| T420 |
18557 |
0 |
0 |
0 |
| T421 |
58786 |
0 |
0 |
0 |
| T422 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
10853 |
0 |
0 |
| T6 |
45045 |
0 |
0 |
0 |
| T7 |
145544 |
0 |
0 |
0 |
| T16 |
41425 |
8 |
0 |
0 |
| T17 |
147625 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T28 |
0 |
6 |
0 |
0 |
| T39 |
43086 |
0 |
0 |
0 |
| T51 |
53042 |
0 |
0 |
0 |
| T55 |
0 |
3 |
0 |
0 |
| T56 |
2394 |
3 |
0 |
0 |
| T57 |
0 |
7 |
0 |
0 |
| T58 |
0 |
7 |
0 |
0 |
| T59 |
0 |
4 |
0 |
0 |
| T64 |
63901 |
0 |
0 |
0 |
| T72 |
37859 |
0 |
0 |
0 |
| T103 |
0 |
4 |
0 |
0 |
| T104 |
0 |
4 |
0 |
0 |
| T105 |
31056 |
0 |
0 |
0 |
| T106 |
22271 |
0 |
0 |
0 |
| T107 |
75661 |
0 |
0 |
0 |
| T108 |
38995 |
0 |
0 |
0 |
| T110 |
0 |
1 |
0 |
0 |
| T139 |
0 |
3 |
0 |
0 |
| T140 |
0 |
28 |
0 |
0 |
| T141 |
0 |
8 |
0 |
0 |
| T152 |
141175 |
0 |
0 |
0 |
| T188 |
57893 |
0 |
0 |
0 |
| T205 |
158613 |
0 |
0 |
0 |
| T245 |
53512 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T396 |
0 |
3 |
0 |
0 |
| T397 |
0 |
1 |
0 |
0 |
| T416 |
0 |
2 |
0 |
0 |
| T417 |
0 |
1 |
0 |
0 |
| T418 |
21138 |
0 |
0 |
0 |
| T419 |
36552 |
0 |
0 |
0 |
| T420 |
18557 |
0 |
0 |
0 |
| T421 |
58786 |
0 |
0 |
0 |