Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.74 96.47 89.29 99.75 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 1054909252 4442 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 1054909252 4442 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 1054909252 4442 0 0
T1 269122 4 0 0
T2 123989 1 0 0
T3 950472 15 0 0
T4 326983 2 0 0
T5 379344 4 0 0
T11 460217 1 0 0
T35 203938 2 0 0
T55 73058 0 0 0
T63 127592 2 0 0
T74 114466 0 0 0
T88 93420 1 0 0
T89 460461 1 0 0
T168 997116 0 0 0
T180 97050 8 0 0
T182 0 4 0 0
T183 0 8 0 0
T185 160741 0 0 0
T308 0 6 0 0
T309 0 8 0 0
T310 0 7 0 0
T311 63286 0 0 0
T312 130554 0 0 0
T313 296204 0 0 0
T314 753296 0 0 0
T315 90549 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 1054909252 4442 0 0
T1 269122 4 0 0
T2 123989 1 0 0
T3 950472 15 0 0
T4 326983 2 0 0
T5 379344 4 0 0
T11 460217 1 0 0
T35 203938 2 0 0
T55 73058 0 0 0
T63 127592 2 0 0
T74 114466 0 0 0
T88 93420 1 0 0
T89 460461 1 0 0
T168 997116 0 0 0
T180 97050 8 0 0
T182 0 4 0 0
T183 0 8 0 0
T185 160741 0 0 0
T308 0 6 0 0
T309 0 8 0 0
T310 0 7 0 0
T311 63286 0 0 0
T312 130554 0 0 0
T313 296204 0 0 0
T314 753296 0 0 0
T315 90549 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 527454626 41 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 527454626 41 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 527454626 41 0 0
T55 73058 0 0 0
T74 114466 0 0 0
T168 997116 0 0 0
T180 97050 8 0 0
T182 0 4 0 0
T183 0 8 0 0
T185 160741 0 0 0
T308 0 6 0 0
T309 0 8 0 0
T310 0 7 0 0
T311 63286 0 0 0
T312 130554 0 0 0
T313 296204 0 0 0
T314 753296 0 0 0
T315 90549 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 527454626 41 0 0
T55 73058 0 0 0
T74 114466 0 0 0
T168 997116 0 0 0
T180 97050 8 0 0
T182 0 4 0 0
T183 0 8 0 0
T185 160741 0 0 0
T308 0 6 0 0
T309 0 8 0 0
T310 0 7 0 0
T311 63286 0 0 0
T312 130554 0 0 0
T313 296204 0 0 0
T314 753296 0 0 0
T315 90549 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 527454626 4401 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 527454626 4401 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 527454626 4401 0 0
T1 269122 4 0 0
T2 123989 1 0 0
T3 950472 15 0 0
T4 326983 2 0 0
T5 379344 4 0 0
T11 460217 1 0 0
T35 203938 2 0 0
T63 127592 2 0 0
T88 93420 1 0 0
T89 460461 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 527454626 4401 0 0
T1 269122 4 0 0
T2 123989 1 0 0
T3 950472 15 0 0
T4 326983 2 0 0
T5 379344 4 0 0
T11 460217 1 0 0
T35 203938 2 0 0
T63 127592 2 0 0
T88 93420 1 0 0
T89 460461 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%