Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T145,T95,T67 |
| 1 | 0 | Covered | T145,T95,T67 |
| 1 | 1 | Covered | T95,T67,T80 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T145,T95,T67 |
| 1 | 0 | Covered | T95,T67,T80 |
| 1 | 1 | Covered | T145,T95,T67 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
237 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T42 |
307567 |
0 |
0 |
0 |
| T67 |
0 |
4 |
0 |
0 |
| T80 |
0 |
4 |
0 |
0 |
| T95 |
41971 |
7 |
0 |
0 |
| T105 |
0 |
7 |
0 |
0 |
| T106 |
0 |
3 |
0 |
0 |
| T107 |
0 |
2 |
0 |
0 |
| T108 |
597272 |
20 |
0 |
0 |
| T109 |
0 |
4 |
0 |
0 |
| T110 |
19649 |
2 |
0 |
0 |
| T112 |
0 |
8 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T136 |
0 |
4 |
0 |
0 |
| T137 |
644824 |
0 |
0 |
0 |
| T138 |
92537 |
0 |
0 |
0 |
| T139 |
49903 |
0 |
0 |
0 |
| T140 |
11849 |
0 |
0 |
0 |
| T141 |
20767 |
0 |
0 |
0 |
| T142 |
38697 |
0 |
0 |
0 |
| T143 |
45893 |
0 |
0 |
0 |
| T144 |
153627 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
4 |
0 |
0 |
| T186 |
85796 |
0 |
0 |
0 |
| T259 |
45574 |
0 |
0 |
0 |
| T317 |
0 |
2 |
0 |
0 |
| T417 |
0 |
4 |
0 |
0 |
| T418 |
0 |
2 |
0 |
0 |
| T419 |
0 |
2 |
0 |
0 |
| T420 |
55838 |
0 |
0 |
0 |
| T421 |
114926 |
0 |
0 |
0 |
| T422 |
141392 |
0 |
0 |
0 |
| T423 |
66242 |
0 |
0 |
0 |
| T424 |
632314 |
0 |
0 |
0 |
| T425 |
429528 |
0 |
0 |
0 |
| T426 |
85718 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
248 |
0 |
0 |
| T25 |
0 |
4 |
0 |
0 |
| T42 |
606977 |
0 |
0 |
0 |
| T67 |
0 |
4 |
0 |
0 |
| T80 |
0 |
4 |
0 |
0 |
| T95 |
82364 |
7 |
0 |
0 |
| T105 |
0 |
7 |
0 |
0 |
| T106 |
0 |
4 |
0 |
0 |
| T107 |
0 |
2 |
0 |
0 |
| T108 |
597272 |
20 |
0 |
0 |
| T109 |
0 |
4 |
0 |
0 |
| T110 |
526 |
2 |
0 |
0 |
| T112 |
0 |
8 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T136 |
0 |
4 |
0 |
0 |
| T137 |
1273193 |
0 |
0 |
0 |
| T138 |
180730 |
0 |
0 |
0 |
| T139 |
97976 |
0 |
0 |
0 |
| T140 |
22807 |
0 |
0 |
0 |
| T141 |
40439 |
0 |
0 |
0 |
| T142 |
75585 |
0 |
0 |
0 |
| T143 |
89938 |
0 |
0 |
0 |
| T144 |
298908 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
4 |
0 |
0 |
| T186 |
85796 |
0 |
0 |
0 |
| T259 |
45574 |
0 |
0 |
0 |
| T317 |
0 |
2 |
0 |
0 |
| T417 |
0 |
4 |
0 |
0 |
| T418 |
0 |
2 |
0 |
0 |
| T419 |
0 |
2 |
0 |
0 |
| T420 |
55838 |
0 |
0 |
0 |
| T421 |
114926 |
0 |
0 |
0 |
| T422 |
141392 |
0 |
0 |
0 |
| T423 |
66242 |
0 |
0 |
0 |
| T424 |
632314 |
0 |
0 |
0 |
| T425 |
429528 |
0 |
0 |
0 |
| T426 |
85718 |
0 |
0 |
0 |