Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T13,T95 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T95 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
32735 |
32211 |
0 |
0 |
selKnown1 |
154968 |
153557 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32735 |
32211 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T7 |
16 |
15 |
0 |
0 |
T12 |
233 |
232 |
0 |
0 |
T13 |
208 |
207 |
0 |
0 |
T14 |
4 |
3 |
0 |
0 |
T28 |
8 |
28 |
0 |
0 |
T29 |
5 |
4 |
0 |
0 |
T30 |
16 |
15 |
0 |
0 |
T46 |
28 |
27 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T49 |
2 |
1 |
0 |
0 |
T83 |
0 |
3 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T89 |
1 |
0 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
T114 |
1 |
0 |
0 |
0 |
T174 |
0 |
2 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T231 |
0 |
5 |
0 |
0 |
T232 |
16 |
15 |
0 |
0 |
T233 |
4 |
3 |
0 |
0 |
T234 |
7 |
6 |
0 |
0 |
T235 |
3 |
2 |
0 |
0 |
T236 |
6 |
5 |
0 |
0 |
T237 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154968 |
153557 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T28 |
26 |
24 |
0 |
0 |
T29 |
14 |
12 |
0 |
0 |
T30 |
22 |
49 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T40 |
576 |
575 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T119 |
2 |
1 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T187 |
0 |
1 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
T215 |
0 |
1 |
0 |
0 |
T232 |
8 |
17 |
0 |
0 |
T233 |
7 |
12 |
0 |
0 |
T234 |
18 |
39 |
0 |
0 |
T235 |
16 |
15 |
0 |
0 |
T236 |
14 |
13 |
0 |
0 |
T237 |
15 |
14 |
0 |
0 |
T238 |
17 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T47,T14 |
0 | 1 | Covered | T5,T47,T14 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T47,T14 |
1 | 1 | Covered | T5,T47,T14 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
736 |
605 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T7 |
16 |
15 |
0 |
0 |
T14 |
4 |
3 |
0 |
0 |
T46 |
28 |
27 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T49 |
2 |
1 |
0 |
0 |
T83 |
0 |
3 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T89 |
1 |
0 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
T114 |
1 |
0 |
0 |
0 |
T174 |
0 |
2 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T231 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1784 |
767 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T119 |
2 |
1 |
0 |
0 |
T150 |
0 |
4 |
0 |
0 |
T187 |
0 |
1 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
T215 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T13,T96 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T96 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T96 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5872 |
5850 |
0 |
0 |
selKnown1 |
2446 |
2425 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5872 |
5850 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
233 |
232 |
0 |
0 |
T13 |
208 |
207 |
0 |
0 |
T28 |
0 |
21 |
0 |
0 |
T40 |
1026 |
1025 |
0 |
0 |
T96 |
1010 |
1009 |
0 |
0 |
T97 |
0 |
290 |
0 |
0 |
T229 |
1026 |
1025 |
0 |
0 |
T230 |
1026 |
1025 |
0 |
0 |
T239 |
880 |
879 |
0 |
0 |
T240 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2446 |
2425 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T28 |
9 |
8 |
0 |
0 |
T29 |
7 |
6 |
0 |
0 |
T30 |
0 |
28 |
0 |
0 |
T33 |
545 |
544 |
0 |
0 |
T40 |
576 |
575 |
0 |
0 |
T97 |
1 |
0 |
0 |
0 |
T229 |
576 |
575 |
0 |
0 |
T230 |
576 |
575 |
0 |
0 |
T232 |
0 |
10 |
0 |
0 |
T233 |
0 |
6 |
0 |
0 |
T234 |
0 |
22 |
0 |
0 |
T239 |
1 |
0 |
0 |
0 |
T240 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T9,T10 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T40,T9 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T9,T10 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72 |
59 |
0 |
0 |
T28 |
8 |
7 |
0 |
0 |
T29 |
5 |
4 |
0 |
0 |
T30 |
16 |
15 |
0 |
0 |
T232 |
16 |
15 |
0 |
0 |
T233 |
4 |
3 |
0 |
0 |
T234 |
7 |
6 |
0 |
0 |
T235 |
3 |
2 |
0 |
0 |
T236 |
6 |
5 |
0 |
0 |
T237 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147 |
131 |
0 |
0 |
T28 |
17 |
16 |
0 |
0 |
T29 |
7 |
6 |
0 |
0 |
T30 |
22 |
21 |
0 |
0 |
T232 |
8 |
7 |
0 |
0 |
T233 |
7 |
6 |
0 |
0 |
T234 |
18 |
17 |
0 |
0 |
T235 |
16 |
15 |
0 |
0 |
T236 |
14 |
13 |
0 |
0 |
T237 |
15 |
14 |
0 |
0 |
T238 |
17 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T13,T96 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T32,T40 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T96 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5915 |
5896 |
0 |
0 |
selKnown1 |
187 |
170 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5915 |
5896 |
0 |
0 |
T12 |
236 |
235 |
0 |
0 |
T13 |
221 |
220 |
0 |
0 |
T28 |
19 |
18 |
0 |
0 |
T40 |
1026 |
1025 |
0 |
0 |
T96 |
1019 |
1018 |
0 |
0 |
T97 |
295 |
294 |
0 |
0 |
T229 |
1026 |
1025 |
0 |
0 |
T230 |
1025 |
1024 |
0 |
0 |
T239 |
888 |
887 |
0 |
0 |
T240 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
187 |
170 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T28 |
15 |
14 |
0 |
0 |
T29 |
8 |
7 |
0 |
0 |
T30 |
26 |
25 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T40 |
2 |
1 |
0 |
0 |
T229 |
2 |
1 |
0 |
0 |
T230 |
2 |
1 |
0 |
0 |
T232 |
12 |
11 |
0 |
0 |
T233 |
15 |
14 |
0 |
0 |
T234 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T28,T29 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T40,T9 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T28,T29 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68 |
58 |
0 |
0 |
T28 |
8 |
7 |
0 |
0 |
T29 |
5 |
4 |
0 |
0 |
T30 |
10 |
9 |
0 |
0 |
T232 |
13 |
12 |
0 |
0 |
T233 |
8 |
7 |
0 |
0 |
T234 |
10 |
9 |
0 |
0 |
T235 |
5 |
4 |
0 |
0 |
T237 |
4 |
3 |
0 |
0 |
T238 |
4 |
3 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149 |
132 |
0 |
0 |
T28 |
15 |
14 |
0 |
0 |
T29 |
6 |
5 |
0 |
0 |
T30 |
31 |
30 |
0 |
0 |
T232 |
9 |
8 |
0 |
0 |
T233 |
11 |
10 |
0 |
0 |
T234 |
19 |
18 |
0 |
0 |
T235 |
10 |
9 |
0 |
0 |
T236 |
12 |
11 |
0 |
0 |
T237 |
13 |
12 |
0 |
0 |
T238 |
16 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T13,T95 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T40,T229 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T95 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
6202 |
6179 |
0 |
0 |
selKnown1 |
521 |
506 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6202 |
6179 |
0 |
0 |
T12 |
383 |
382 |
0 |
0 |
T13 |
335 |
334 |
0 |
0 |
T28 |
0 |
17 |
0 |
0 |
T29 |
0 |
11 |
0 |
0 |
T40 |
1025 |
1024 |
0 |
0 |
T95 |
1 |
0 |
0 |
0 |
T96 |
992 |
991 |
0 |
0 |
T97 |
0 |
405 |
0 |
0 |
T105 |
1 |
0 |
0 |
0 |
T229 |
1025 |
1024 |
0 |
0 |
T230 |
1025 |
1024 |
0 |
0 |
T239 |
862 |
861 |
0 |
0 |
T240 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
521 |
506 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T28 |
10 |
9 |
0 |
0 |
T29 |
13 |
12 |
0 |
0 |
T30 |
22 |
21 |
0 |
0 |
T40 |
117 |
116 |
0 |
0 |
T229 |
117 |
116 |
0 |
0 |
T230 |
117 |
116 |
0 |
0 |
T232 |
17 |
16 |
0 |
0 |
T233 |
10 |
9 |
0 |
0 |
T234 |
20 |
19 |
0 |
0 |
T238 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T13,T95 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T40,T9 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T95 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81 |
58 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T12 |
3 |
2 |
0 |
0 |
T13 |
3 |
2 |
0 |
0 |
T28 |
0 |
5 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T95 |
1 |
0 |
0 |
0 |
T96 |
3 |
2 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T105 |
1 |
0 |
0 |
0 |
T229 |
1 |
0 |
0 |
0 |
T230 |
1 |
0 |
0 |
0 |
T232 |
0 |
11 |
0 |
0 |
T233 |
0 |
6 |
0 |
0 |
T239 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153 |
137 |
0 |
0 |
T28 |
10 |
9 |
0 |
0 |
T29 |
11 |
10 |
0 |
0 |
T30 |
17 |
16 |
0 |
0 |
T232 |
13 |
12 |
0 |
0 |
T233 |
12 |
11 |
0 |
0 |
T234 |
22 |
21 |
0 |
0 |
T235 |
13 |
12 |
0 |
0 |
T236 |
13 |
12 |
0 |
0 |
T237 |
13 |
12 |
0 |
0 |
T238 |
23 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T13,T95 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T33,T28,T29 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T95 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
6258 |
6236 |
0 |
0 |
selKnown1 |
269 |
258 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6258 |
6236 |
0 |
0 |
T12 |
387 |
386 |
0 |
0 |
T13 |
348 |
347 |
0 |
0 |
T28 |
0 |
18 |
0 |
0 |
T29 |
0 |
13 |
0 |
0 |
T40 |
1026 |
1025 |
0 |
0 |
T95 |
1 |
0 |
0 |
0 |
T96 |
1001 |
1000 |
0 |
0 |
T97 |
0 |
409 |
0 |
0 |
T105 |
1 |
0 |
0 |
0 |
T229 |
1026 |
1025 |
0 |
0 |
T230 |
1025 |
1024 |
0 |
0 |
T239 |
872 |
871 |
0 |
0 |
T240 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
269 |
258 |
0 |
0 |
T28 |
16 |
15 |
0 |
0 |
T29 |
8 |
7 |
0 |
0 |
T30 |
24 |
23 |
0 |
0 |
T33 |
137 |
136 |
0 |
0 |
T232 |
7 |
6 |
0 |
0 |
T233 |
11 |
10 |
0 |
0 |
T234 |
15 |
14 |
0 |
0 |
T235 |
14 |
13 |
0 |
0 |
T236 |
10 |
9 |
0 |
0 |
T238 |
12 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T13,T95 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T40,T229,T230 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T95 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
90 |
67 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
3 |
2 |
0 |
0 |
T13 |
3 |
2 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
0 |
10 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T95 |
1 |
0 |
0 |
0 |
T96 |
3 |
2 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T105 |
1 |
0 |
0 |
0 |
T229 |
1 |
0 |
0 |
0 |
T232 |
0 |
9 |
0 |
0 |
T233 |
0 |
7 |
0 |
0 |
T239 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117 |
102 |
0 |
0 |
T28 |
9 |
8 |
0 |
0 |
T29 |
6 |
5 |
0 |
0 |
T30 |
19 |
18 |
0 |
0 |
T232 |
8 |
7 |
0 |
0 |
T233 |
9 |
8 |
0 |
0 |
T234 |
20 |
19 |
0 |
0 |
T235 |
12 |
11 |
0 |
0 |
T236 |
10 |
9 |
0 |
0 |
T237 |
10 |
9 |
0 |
0 |
T238 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T49,T8,T40 |
0 | 1 | Covered | T11,T32,T40 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T49,T8,T40 |
1 | 1 | Covered | T11,T32,T40 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2468 |
2444 |
0 |
0 |
selKnown1 |
5683 |
5652 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2468 |
2444 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T28 |
0 |
34 |
0 |
0 |
T29 |
0 |
11 |
0 |
0 |
T30 |
0 |
27 |
0 |
0 |
T33 |
546 |
545 |
0 |
0 |
T40 |
576 |
575 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T101 |
1 |
0 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
T229 |
576 |
575 |
0 |
0 |
T230 |
576 |
575 |
0 |
0 |
T232 |
0 |
13 |
0 |
0 |
T233 |
0 |
8 |
0 |
0 |
T234 |
0 |
26 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5683 |
5652 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
198 |
197 |
0 |
0 |
T13 |
170 |
169 |
0 |
0 |
T28 |
0 |
18 |
0 |
0 |
T29 |
0 |
8 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T40 |
1025 |
1024 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T96 |
992 |
991 |
0 |
0 |
T97 |
0 |
254 |
0 |
0 |
T229 |
1025 |
1024 |
0 |
0 |
T230 |
0 |
1024 |
0 |
0 |
T239 |
862 |
861 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T49,T8,T40 |
0 | 1 | Covered | T11,T32,T40 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T49,T8,T40 |
1 | 1 | Covered | T11,T32,T40 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2467 |
2443 |
0 |
0 |
selKnown1 |
5687 |
5656 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2467 |
2443 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T28 |
0 |
32 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
25 |
0 |
0 |
T33 |
546 |
545 |
0 |
0 |
T40 |
576 |
575 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T101 |
1 |
0 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
T229 |
576 |
575 |
0 |
0 |
T230 |
576 |
575 |
0 |
0 |
T232 |
0 |
13 |
0 |
0 |
T233 |
0 |
8 |
0 |
0 |
T234 |
0 |
31 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5687 |
5656 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
198 |
197 |
0 |
0 |
T13 |
170 |
169 |
0 |
0 |
T28 |
0 |
18 |
0 |
0 |
T29 |
0 |
9 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T40 |
1025 |
1024 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T96 |
992 |
991 |
0 |
0 |
T97 |
0 |
254 |
0 |
0 |
T229 |
1025 |
1024 |
0 |
0 |
T230 |
0 |
1024 |
0 |
0 |
T239 |
862 |
861 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T49,T8,T40 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T49,T8,T40 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
246 |
217 |
0 |
0 |
selKnown1 |
5750 |
5719 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
246 |
217 |
0 |
0 |
T28 |
0 |
23 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T30 |
0 |
29 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T40 |
2 |
1 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T97 |
1 |
0 |
0 |
0 |
T101 |
1 |
0 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T229 |
2 |
1 |
0 |
0 |
T230 |
2 |
1 |
0 |
0 |
T232 |
0 |
35 |
0 |
0 |
T233 |
0 |
12 |
0 |
0 |
T234 |
0 |
23 |
0 |
0 |
T239 |
1 |
0 |
0 |
0 |
T240 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5750 |
5719 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
202 |
201 |
0 |
0 |
T13 |
183 |
182 |
0 |
0 |
T28 |
0 |
19 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T40 |
1026 |
1025 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T96 |
1001 |
1000 |
0 |
0 |
T97 |
0 |
258 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T229 |
1026 |
1025 |
0 |
0 |
T230 |
0 |
1024 |
0 |
0 |
T239 |
872 |
871 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T49,T8,T40 |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T49,T8,T40 |
1 | 1 | Covered | T11,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
250 |
221 |
0 |
0 |
selKnown1 |
5749 |
5718 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
250 |
221 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
T29 |
0 |
22 |
0 |
0 |
T30 |
0 |
29 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T40 |
2 |
1 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T97 |
1 |
0 |
0 |
0 |
T101 |
1 |
0 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T229 |
2 |
1 |
0 |
0 |
T230 |
2 |
1 |
0 |
0 |
T232 |
0 |
35 |
0 |
0 |
T233 |
0 |
12 |
0 |
0 |
T234 |
0 |
25 |
0 |
0 |
T239 |
1 |
0 |
0 |
0 |
T240 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5749 |
5718 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
202 |
201 |
0 |
0 |
T13 |
183 |
182 |
0 |
0 |
T28 |
0 |
21 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T40 |
1026 |
1025 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T96 |
1001 |
1000 |
0 |
0 |
T97 |
0 |
258 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T229 |
1026 |
1025 |
0 |
0 |
T230 |
0 |
1024 |
0 |
0 |
T239 |
872 |
871 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T49,T95,T105 |
0 | 1 | Covered | T8,T40,T229 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T95 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T49,T95,T105 |
1 | 1 | Covered | T8,T40,T229 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
529 |
508 |
0 |
0 |
selKnown1 |
31559 |
31523 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529 |
508 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T28 |
19 |
18 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
8 |
0 |
0 |
T40 |
117 |
116 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T101 |
1 |
0 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
T229 |
117 |
116 |
0 |
0 |
T230 |
117 |
116 |
0 |
0 |
T232 |
0 |
17 |
0 |
0 |
T233 |
0 |
5 |
0 |
0 |
T234 |
0 |
22 |
0 |
0 |
T238 |
0 |
17 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31559 |
31523 |
0 |
0 |
T12 |
416 |
415 |
0 |
0 |
T13 |
368 |
367 |
0 |
0 |
T37 |
20 |
19 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T40 |
1025 |
1024 |
0 |
0 |
T95 |
2 |
1 |
0 |
0 |
T96 |
1009 |
1008 |
0 |
0 |
T105 |
2 |
1 |
0 |
0 |
T157 |
1673 |
1672 |
0 |
0 |
T241 |
2358 |
2357 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T49,T95,T105 |
0 | 1 | Covered | T8,T40,T229 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T95 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T49,T95,T105 |
1 | 1 | Covered | T8,T40,T229 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
537 |
516 |
0 |
0 |
selKnown1 |
31559 |
31523 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
537 |
516 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T28 |
19 |
18 |
0 |
0 |
T29 |
0 |
15 |
0 |
0 |
T30 |
0 |
8 |
0 |
0 |
T40 |
117 |
116 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T101 |
1 |
0 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
T229 |
117 |
116 |
0 |
0 |
T230 |
117 |
116 |
0 |
0 |
T232 |
0 |
18 |
0 |
0 |
T233 |
0 |
6 |
0 |
0 |
T234 |
0 |
21 |
0 |
0 |
T238 |
0 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31559 |
31523 |
0 |
0 |
T12 |
416 |
415 |
0 |
0 |
T13 |
368 |
367 |
0 |
0 |
T37 |
20 |
19 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T40 |
1025 |
1024 |
0 |
0 |
T95 |
2 |
1 |
0 |
0 |
T96 |
1009 |
1008 |
0 |
0 |
T105 |
2 |
1 |
0 |
0 |
T157 |
1673 |
1672 |
0 |
0 |
T241 |
2358 |
2357 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T242,T243,T49 |
0 | 1 | Covered | T11,T242,T243 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T95 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T242,T243,T49 |
1 | 1 | Covered | T11,T242,T243 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
473 |
428 |
0 |
0 |
selKnown1 |
31605 |
31570 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473 |
428 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
8 |
7 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T96 |
1 |
0 |
0 |
0 |
T229 |
0 |
1 |
0 |
0 |
T230 |
0 |
1 |
0 |
0 |
T242 |
2 |
1 |
0 |
0 |
T243 |
2 |
1 |
0 |
0 |
T244 |
29 |
28 |
0 |
0 |
T245 |
0 |
32 |
0 |
0 |
T246 |
0 |
36 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31605 |
31570 |
0 |
0 |
T12 |
419 |
418 |
0 |
0 |
T13 |
381 |
380 |
0 |
0 |
T37 |
20 |
19 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T40 |
1025 |
1024 |
0 |
0 |
T95 |
2 |
1 |
0 |
0 |
T96 |
1018 |
1017 |
0 |
0 |
T105 |
2 |
1 |
0 |
0 |
T157 |
1673 |
1672 |
0 |
0 |
T241 |
2358 |
2357 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T242,T243,T49 |
0 | 1 | Covered | T11,T242,T243 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T95 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T242,T243,T49 |
1 | 1 | Covered | T11,T242,T243 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
471 |
426 |
0 |
0 |
selKnown1 |
31603 |
31568 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
471 |
426 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
8 |
7 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T96 |
1 |
0 |
0 |
0 |
T229 |
0 |
1 |
0 |
0 |
T230 |
0 |
1 |
0 |
0 |
T242 |
2 |
1 |
0 |
0 |
T243 |
2 |
1 |
0 |
0 |
T244 |
29 |
28 |
0 |
0 |
T245 |
0 |
32 |
0 |
0 |
T246 |
0 |
36 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31603 |
31568 |
0 |
0 |
T12 |
419 |
418 |
0 |
0 |
T13 |
381 |
380 |
0 |
0 |
T37 |
20 |
19 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T40 |
1025 |
1024 |
0 |
0 |
T95 |
2 |
1 |
0 |
0 |
T96 |
1018 |
1017 |
0 |
0 |
T105 |
2 |
1 |
0 |
0 |
T157 |
1673 |
1672 |
0 |
0 |
T241 |
2358 |
2357 |
0 |
0 |