Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : chip_earlgrey_asic
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.90 80.00 100.00 95.71

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut 92.83 80.00 100.00 98.48



Module Instance : tb.dut

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.83 80.00 100.00 98.48


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.65 92.87 82.58 90.73 94.73 97.35


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
tb


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
top_earlgrey 91.18 92.74 81.18 90.65 94.52 96.81
u_ast 87.59 87.59
u_padring 99.04 99.21 99.81 96.57 99.60 100.00
u_prim_usb_diff_rx 96.30 100.00 88.89 100.00

Line Coverage for Module : chip_earlgrey_asic
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28311100.00
CONT_ASSIGN857100.00
CONT_ASSIGN870100.00
CONT_ASSIGN899100.00
CONT_ASSIGN907100.00
CONT_ASSIGN91411100.00
CONT_ASSIGN91711100.00
CONT_ASSIGN92311100.00
CONT_ASSIGN92511100.00
CONT_ASSIGN929100.00
CONT_ASSIGN93211100.00
CONT_ASSIGN109711100.00
CONT_ASSIGN109811100.00
CONT_ASSIGN109911100.00
CONT_ASSIGN110011100.00
CONT_ASSIGN110711100.00
CONT_ASSIGN112411100.00
CONT_ASSIGN112511100.00
CONT_ASSIGN112611100.00
CONT_ASSIGN112711100.00
CONT_ASSIGN113111100.00
CONT_ASSIGN113211100.00
CONT_ASSIGN113311100.00
CONT_ASSIGN113411100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
282 1 1
283 1 1
857 0 1
870 0 1
899 0 1
907 0 1
914 1 1
917 1 1
923 1 1
925 1 1
929 0 1
932 1 1
1097 1 1
1098 1 1
1099 1 1
1100 1 1
1107 1 1
1124 1 1
1125 1 1
1126 1 1
1127 1 1
1131 1 1
1132 1 1
1133 1 1
1134 1 1


Cond Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT54,T60,T58

Toggle Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Totals 70 64 91.43
Total Bits 140 134 95.71
Total Bits 0->1 70 70 100.00
Total Bits 1->0 70 64 91.43

Ports 70 64 91.43
Port Bits 140 134 95.71
Port Bits 0->1 70 70 100.00
Port Bits 1->0 70 64 91.43

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
POR_N Yes Yes T5,T6,T7 Yes T1,T2,T3 INOUT
USB_P Yes Yes T2,T17,T18 Yes T2,T17,T18 INOUT
USB_N Yes Yes T2,T17,T18 Yes T2,T17,T18 INOUT
CC1 No No Yes T8,T9,T10 INOUT
CC2 No No Yes T8,T9,T10 INOUT
FLASH_TEST_VOLT No No Yes T8,T9,T10 INOUT
FLASH_TEST_MODE0 No No Yes T8,T9,T10 INOUT
FLASH_TEST_MODE1 No No Yes T8,T9,T10 INOUT
OTP_EXT_VOLT No No Yes T8,T9,T10 INOUT
SPI_HOST_D0 Yes Yes T11,T12,T13 Yes T11,T12,T13 INOUT
SPI_HOST_D1 Yes Yes T11,T12,T13 Yes T11,T12,T13 INOUT
SPI_HOST_D2 Yes Yes T12,T13,T96 Yes T12,T13,T96 INOUT
SPI_HOST_D3 Yes Yes T12,T13,T96 Yes T12,T13,T96 INOUT
SPI_HOST_CLK Yes Yes T11,T12,T13 Yes T11,T12,T13 INOUT
SPI_HOST_CS_L Yes Yes T11,T12,T13 Yes T11,T12,T13 INOUT
SPI_DEV_D0 Yes Yes T37,T12,T13 Yes T37,T12,T13 INOUT
SPI_DEV_D1 Yes Yes T37,T12,T13 Yes T37,T12,T13 INOUT
SPI_DEV_D2 Yes Yes T12,T13,T95 Yes T12,T13,T95 INOUT
SPI_DEV_D3 Yes Yes T12,T13,T95 Yes T12,T13,T95 INOUT
SPI_DEV_CLK Yes Yes T37,T12,T13 Yes T37,T12,T13 INOUT
SPI_DEV_CS_L Yes Yes T12,T13,T95 Yes T12,T13,T95 INOUT
IOR8 Yes Yes T242,T243,T20 Yes T242,T243,T20 INOUT
IOR9 Yes Yes T20,T21,T8 Yes T242,T243,T34 INOUT
IOA0 Yes Yes T14,T15,T16 Yes T14,T15,T16 INOUT
IOA1 Yes Yes T14,T15,T16 Yes T14,T15,T16 INOUT
IOA2 Yes Yes T14,T86,T87 Yes T14,T8,T86 INOUT
IOA3 Yes Yes T14,T24,T25 Yes T14,T24,T25 INOUT
IOA4 Yes Yes T14,T84,T85 Yes T14,T84,T85 INOUT
IOA5 Yes Yes T14,T84,T85 Yes T14,T84,T85 INOUT
IOA6 Yes Yes T14,T24,T25 Yes T14,T24,T25 INOUT
IOA7 Yes Yes T14,T37,T219 Yes T14,T37,T219 INOUT
IOA8 Yes Yes T14,T219,T95 Yes T14,T219,T95 INOUT
IOB0 Yes Yes T40,T229,T230 Yes T40,T229,T230 INOUT
IOB1 Yes Yes T40,T229,T230 Yes T40,T229,T230 INOUT
IOB2 Yes Yes T40,T229,T230 Yes T40,T229,T230 INOUT
IOB3 Yes Yes T242,T243,T20 Yes T242,T243,T20 INOUT
IOB4 Yes Yes T251,T252,T66 Yes T251,T252,T66 INOUT
IOB5 Yes Yes T251,T252,T66 Yes T251,T252,T66 INOUT
IOB6 Yes Yes T14,T242,T243 Yes T14,T242,T243 INOUT
IOB7 Yes Yes T14,T21,T67 Yes T14,T34,T21 INOUT
IOB8 Yes Yes T14,T242,T243 Yes T14,T242,T243 INOUT
IOB9 Yes Yes T14,T212,T223 Yes T14,T212,T223 INOUT
IOB10 Yes Yes T58,T319,T14 Yes T58,T319,T14 INOUT
IOB11 Yes Yes T58,T319,T14 Yes T58,T319,T14 INOUT
IOB12 Yes Yes T58,T319,T14 Yes T58,T319,T14 INOUT
IOC0 Yes Yes T44,T41,T45 Yes T43,T8,T157 INOUT
IOC1 Yes Yes T157,T241,T320 Yes T157,T241,T320 INOUT
IOC2 Yes Yes T157,T241,T320 Yes T8,T157,T241 INOUT
IOC3 Yes Yes T250,T143,T375 Yes T250,T143,T375 INOUT
IOC4 Yes Yes T44,T41,T45 Yes T44,T41,T45 INOUT
IOC5 Yes Yes T46,T114,T386 Yes T46,T114,T386 INOUT
IOC6 Yes Yes T5,T47,T48 Yes T5,T47,T48 INOUT
IOC7 Yes Yes T242,T243,T18 Yes T2,T242,T243 INOUT
IOC8 Yes Yes T46,T114,T386 Yes T46,T114,T386 INOUT
IOC9 Yes Yes T14,T242,T243 Yes T14,T242,T243 INOUT
IOC10 Yes Yes T58,T319,T14 Yes T58,T319,T14 INOUT
IOC11 Yes Yes T58,T319,T14 Yes T58,T319,T14 INOUT
IOC12 Yes Yes T58,T319,T14 Yes T58,T319,T14 INOUT
IOR0 Yes Yes T5,T14,T89 Yes T5,T14,T89 INOUT
IOR1 Yes Yes T5,T14,T89 Yes T5,T14,T89 INOUT
IOR2 Yes Yes T5,T14,T89 Yes T5,T14,T89 INOUT
IOR3 Yes Yes T5,T14,T89 Yes T5,T14,T89 INOUT
IOR4 Yes Yes T5,T14,T46 Yes T5,T47,T14 INOUT
IOR5 Yes Yes T14,T21,T24 Yes T14,T21,T24 INOUT
IOR6 Yes Yes T14,T21,T24 Yes T14,T21,T24 INOUT
IOR7 Yes Yes T14,T24,T40 Yes T14,T8,T24 INOUT
IOR10 Yes Yes T14,T24,T40 Yes T14,T24,T40 INOUT
IOR11 Yes Yes T14,T24,T40 Yes T14,T24,T40 INOUT
IOR12 Yes Yes T14,T24,T318 Yes T14,T24,T9 INOUT
IOR13 Yes Yes T14,T242,T243 Yes T14,T242,T243 INOUT

Line Coverage for Instance : tb.dut
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28311100.00
CONT_ASSIGN857100.00
CONT_ASSIGN870100.00
CONT_ASSIGN899100.00
CONT_ASSIGN907100.00
CONT_ASSIGN91411100.00
CONT_ASSIGN91711100.00
CONT_ASSIGN92311100.00
CONT_ASSIGN92511100.00
CONT_ASSIGN929100.00
CONT_ASSIGN93211100.00
CONT_ASSIGN109711100.00
CONT_ASSIGN109811100.00
CONT_ASSIGN109911100.00
CONT_ASSIGN110011100.00
CONT_ASSIGN110711100.00
CONT_ASSIGN112411100.00
CONT_ASSIGN112511100.00
CONT_ASSIGN112611100.00
CONT_ASSIGN112711100.00
CONT_ASSIGN113111100.00
CONT_ASSIGN113211100.00
CONT_ASSIGN113311100.00
CONT_ASSIGN113411100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
282 1 1
283 1 1
857 0 1
870 0 1
899 0 1
907 0 1
914 1 1
917 1 1
923 1 1
925 1 1
929 0 1
932 1 1
1097 1 1
1098 1 1
1099 1 1
1100 1 1
1107 1 1
1124 1 1
1125 1 1
1126 1 1
1127 1 1
1131 1 1
1132 1 1
1133 1 1
1134 1 1


Cond Coverage for Instance : tb.dut
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT54,T60,T58

Toggle Coverage for Instance : tb.dut
TotalCoveredPercent
Totals 66 64 96.97
Total Bits 132 130 98.48
Total Bits 0->1 66 66 100.00
Total Bits 1->0 66 64 96.97

Ports 66 64 96.97
Port Bits 132 130 98.48
Port Bits 0->1 66 66 100.00
Port Bits 1->0 66 64 96.97

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirectionExclude Annotation
POR_N Yes Yes T5,T6,T7 Yes T1,T2,T3 INOUT
USB_P Yes Yes T2,T17,T18 Yes T2,T17,T18 INOUT
USB_N Yes Yes T2,T17,T18 Yes T2,T17,T18 INOUT
CC1 No No Yes T8,T9,T10 INOUT
CC2 No No Yes T8,T9,T10 INOUT
FLASH_TEST_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE0[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE1[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
OTP_EXT_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV.
SPI_HOST_D0 Yes Yes T11,T12,T13 Yes T11,T12,T13 INOUT
SPI_HOST_D1 Yes Yes T11,T12,T13 Yes T11,T12,T13 INOUT
SPI_HOST_D2 Yes Yes T12,T13,T96 Yes T12,T13,T96 INOUT
SPI_HOST_D3 Yes Yes T12,T13,T96 Yes T12,T13,T96 INOUT
SPI_HOST_CLK Yes Yes T11,T12,T13 Yes T11,T12,T13 INOUT
SPI_HOST_CS_L Yes Yes T11,T12,T13 Yes T11,T12,T13 INOUT
SPI_DEV_D0 Yes Yes T37,T12,T13 Yes T37,T12,T13 INOUT
SPI_DEV_D1 Yes Yes T37,T12,T13 Yes T37,T12,T13 INOUT
SPI_DEV_D2 Yes Yes T12,T13,T95 Yes T12,T13,T95 INOUT
SPI_DEV_D3 Yes Yes T12,T13,T95 Yes T12,T13,T95 INOUT
SPI_DEV_CLK Yes Yes T37,T12,T13 Yes T37,T12,T13 INOUT
SPI_DEV_CS_L Yes Yes T12,T13,T95 Yes T12,T13,T95 INOUT
IOR8 Yes Yes T242,T243,T20 Yes T242,T243,T20 INOUT
IOR9 Yes Yes T20,T21,T8 Yes T242,T243,T34 INOUT
IOA0 Yes Yes T14,T15,T16 Yes T14,T15,T16 INOUT
IOA1 Yes Yes T14,T15,T16 Yes T14,T15,T16 INOUT
IOA2 Yes Yes T14,T86,T87 Yes T14,T8,T86 INOUT
IOA3 Yes Yes T14,T24,T25 Yes T14,T24,T25 INOUT
IOA4 Yes Yes T14,T84,T85 Yes T14,T84,T85 INOUT
IOA5 Yes Yes T14,T84,T85 Yes T14,T84,T85 INOUT
IOA6 Yes Yes T14,T24,T25 Yes T14,T24,T25 INOUT
IOA7 Yes Yes T14,T37,T219 Yes T14,T37,T219 INOUT
IOA8 Yes Yes T14,T219,T95 Yes T14,T219,T95 INOUT
IOB0 Yes Yes T40,T229,T230 Yes T40,T229,T230 INOUT
IOB1 Yes Yes T40,T229,T230 Yes T40,T229,T230 INOUT
IOB2 Yes Yes T40,T229,T230 Yes T40,T229,T230 INOUT
IOB3 Yes Yes T242,T243,T20 Yes T242,T243,T20 INOUT
IOB4 Yes Yes T251,T252,T66 Yes T251,T252,T66 INOUT
IOB5 Yes Yes T251,T252,T66 Yes T251,T252,T66 INOUT
IOB6 Yes Yes T14,T242,T243 Yes T14,T242,T243 INOUT
IOB7 Yes Yes T14,T21,T67 Yes T14,T34,T21 INOUT
IOB8 Yes Yes T14,T242,T243 Yes T14,T242,T243 INOUT
IOB9 Yes Yes T14,T212,T223 Yes T14,T212,T223 INOUT
IOB10 Yes Yes T58,T319,T14 Yes T58,T319,T14 INOUT
IOB11 Yes Yes T58,T319,T14 Yes T58,T319,T14 INOUT
IOB12 Yes Yes T58,T319,T14 Yes T58,T319,T14 INOUT
IOC0 Yes Yes T44,T41,T45 Yes T43,T8,T157 INOUT
IOC1 Yes Yes T157,T241,T320 Yes T157,T241,T320 INOUT
IOC2 Yes Yes T157,T241,T320 Yes T8,T157,T241 INOUT
IOC3 Yes Yes T250,T143,T375 Yes T250,T143,T375 INOUT
IOC4 Yes Yes T44,T41,T45 Yes T44,T41,T45 INOUT
IOC5 Yes Yes T46,T114,T386 Yes T46,T114,T386 INOUT
IOC6 Yes Yes T5,T47,T48 Yes T5,T47,T48 INOUT
IOC7 Yes Yes T242,T243,T18 Yes T2,T242,T243 INOUT
IOC8 Yes Yes T46,T114,T386 Yes T46,T114,T386 INOUT
IOC9 Yes Yes T14,T242,T243 Yes T14,T242,T243 INOUT
IOC10 Yes Yes T58,T319,T14 Yes T58,T319,T14 INOUT
IOC11 Yes Yes T58,T319,T14 Yes T58,T319,T14 INOUT
IOC12 Yes Yes T58,T319,T14 Yes T58,T319,T14 INOUT
IOR0 Yes Yes T5,T14,T89 Yes T5,T14,T89 INOUT
IOR1 Yes Yes T5,T14,T89 Yes T5,T14,T89 INOUT
IOR2 Yes Yes T5,T14,T89 Yes T5,T14,T89 INOUT
IOR3 Yes Yes T5,T14,T89 Yes T5,T14,T89 INOUT
IOR4 Yes Yes T5,T14,T46 Yes T5,T47,T14 INOUT
IOR5 Yes Yes T14,T21,T24 Yes T14,T21,T24 INOUT
IOR6 Yes Yes T14,T21,T24 Yes T14,T21,T24 INOUT
IOR7 Yes Yes T14,T24,T40 Yes T14,T8,T24 INOUT
IOR10 Yes Yes T14,T24,T40 Yes T14,T24,T40 INOUT
IOR11 Yes Yes T14,T24,T40 Yes T14,T24,T40 INOUT
IOR12 Yes Yes T14,T24,T318 Yes T14,T24,T9 INOUT
IOR13 Yes Yes T14,T242,T243 Yes T14,T242,T243 INOUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%